/dts-v1/; / { compatible = "rockchip,rk3229"; #address-cells = <0x01>; #size-cells = <0x01>; interrupt-parent = <0x01>; fb { compatible = "rockchip,rk-fb"; rockchip,disp-policy = <0x01>; rockchip,disp-mode = <0x00>; rockchip,uboot-logo-on = <0x01>; }; gpu { reg = <0x20001000 0x200 0x20000000 0x100 0x20003000 0x100 0x20008000 0x1100 0x20004000 0x100 0x2000a000 0x1100 0x20005000 0x100>; interrupts = <0x00 0x06 0x04 0x00 0x05 0x04 0x00 0x04 0x04 0x00 0x05 0x04 0x00 0x04 0x04 0x00 0x05 0x04>; reg-names = "Mali_L2", "Mali_GP", "Mali_GP_MMU", "Mali_PP0", "Mali_PP0_MMU", "Mali_PP1", "Mali_PP1_MMU"; compatible = "arm,mali400"; interrupt-names = "Mali_GP_IRQ", "Mali_GP_MMU_IRQ", "Mali_PP0_IRQ", "Mali_PP0_MMU_IRQ", "Mali_PP1_IRQ", "Mali_PP1_MMU_IRQ"; }; phy { compatible = "rockchip,rk322x-usb-phy"; #address-cells = <0x01>; #size-cells = <0x00>; rockchip,grf = <0x5c>; usb-phy0 { reg = <0x764>; #phy-cells = <0x00>; phandle = <0xa6>; linux,phandle = <0xa6>; }; usb-phy1 { reg = <0x800>; #phy-cells = <0x00>; phandle = <0xa7>; linux,phandle = <0xa7>; }; usb-phy2 { reg = <0x804>; #phy-cells = <0x00>; phandle = <0xa8>; linux,phandle = <0xa8>; }; }; tve { reg = <0x20053e00 0x100 0x12020000 0x10000>; adjtiming = <0xd6c00880>; dac1level = <0x07>; compatible = "rockchip,rk322x-tve"; clock-names = "pclk_vdac"; brightcontrast = <0x9900>; clocks = <0x64 0x08>; saturation = <0x305b46>; status = "okay"; daclevel = <0x15>; lumafilter0 = <0x2ff0001>; lumafilter1 = <0xf40200fe>; lumafilter2 = <0xf332d910>; }; usb_control { otg_drv_gpio = <0xb5 0x16 0x01>; rockchip,usb_irq_wakeup; compatible = "rockchip,rk322x-usb-control"; host_drv_gpio = <0xb5 0x14 0x01>; rockchip,remote_wakeup; }; power-led { compatible = "gpio-leds"; red { gpios = <0x90 0x07 0x00>; default-state = "off"; }; green { gpios = <0xb5 0x15 0x00>; default-state = "on"; }; remote { gpios = <0x90 0x00 0x00>; default-state = "on"; }; }; amba { compatible = "arm,amba-bus"; ranges; #address-cells = <0x01>; #size-cells = <0x01>; interrupt-parent = <0x01>; pdma@110f0000 { reg = <0x110f0000 0x4000>; interrupts = <0x00 0x00 0x04 0x00 0x01 0x04>; compatible = "arm,pl330", "arm,primecell"; clock-names = "apb_pclk"; clocks = <0x63 0x02>; #dma-cells = <0x01>; phandle = <0x6c>; linux,phandle = <0x6c>; }; }; cpus { #address-cells = <0x01>; #size-cells = <0x00>; cpu@0 { reg = <0xf00>; compatible = "arm,cortex-a7"; device_type = "cpu"; }; cpu@1 { reg = <0xf01>; compatible = "arm,cortex-a7"; device_type = "cpu"; }; cpu@2 { reg = <0xf02>; compatible = "arm,cortex-a7"; device_type = "cpu"; }; cpu@3 { reg = <0xf03>; compatible = "arm,cortex-a7"; device_type = "cpu"; }; }; dram { compatible = "rockchip,rk322x-dram"; rockchip,dram_timing = <0x5f>; status = "okay"; dram_freq = <0x269fb200>; }; dvfs { vd_logic { regulator_name = "vdd_logic"; pd_ddr { clk_ddr { temp-limit-enable = <0x01>; lkg_adjust_volt_table = <0x07 0xc350 0x3c 0x186a0>; min_adjust_freq = <0x493e0>; freq-table = <0x01 0x88b80 0x10 0x88b80 0x10000 0x88b80 0x2000 0x88b80>; lkg_adjust_volt_en = <0x01>; status = "okay"; operating-points = <0x493e0 0x100590 0x61a80 0x10c8e0 0x88b80 0x118c30>; def_table_lkg = <0x05>; channel = <0x02>; }; }; pd_gpu { clk_gpu { temp-limit-enable = <0x00>; target-temp = <0x73>; normal-temp-limit = <0x03 0x186a0>; min_temp_limit = <0x30d40>; regu-mode-en = <0x00>; regu-mode-table = <0x30d40 0x04 0x00 0x03>; status = "okay"; operating-points = <0x30d40 0x100590 0x493e0 0x100590 0x7a120 0x118c30>; channel = <0x02>; }; }; }; vd_arm { regulator_name = "vdd_arm"; pd_core { clk_core { temp-limit-enable = <0x00>; target-temp = <0x73>; lkg_adjust_volt_table = <0x14 0xc350 0x3c 0x124f8>; tsadc-ch = <0x00>; performance-temp-limit = <0x6e 0xc7380>; min_adjust_freq = <0xf6180>; normal-temp-limit = <0x03 0x17700 0x06 0x23280 0x09 0x2ee00 0x0f 0x5dc00>; min_temp_limit = <0x927c0>; max-volt = <0x149970>; regu-mode-en = <0x00>; regu-mode-table = <0xf6180 0x04 0x00 0x03>; lkg_adjust_volt_en = <0x01>; status = "okay"; operating-points = <0x639c0 0xe7ef0 0x927c0 0xee098 0xc7380 0xf4240 0xf6180 0x11edd8>; def_table_lkg = <0x08>; channel = <0x00>; }; }; }; }; psci { cpu_off = <0x84000002>; compatible = "arm,psci"; cpu_suspend = <0x84000001>; cpu_on = <0x84000003>; method = "smc"; }; power_ctr { }; syscon@31020000 { reg = <0x31020000 0x3000>; compatible = "rockchip,rk322x-msch", "rockchip,msch", "syscon"; }; clocks-init { compatible = "rockchip,clocks-init"; rockchip,clocks-init-rate = <0x08 0x47868c00 0x06 0x29b92700 0x0b 0x1d4c0000 0x0d 0x8f0d180 0x52 0x8f0d180 0x50 0x47868c0 0x20 0x8f0d180 0x55 0x8f0d180 0x56 0x47868c0 0x4f 0x7735940 0x0e 0xee6b280 0x58 0x7735940 0x32 0xee6b280 0x42 0xee6b280 0x04 0x17d7840 0x43 0xee6b280 0x3b 0xee6b280 0x03 0xf42400 0x41 0x17d78400 0x05 0x8000>; rockchip,clocks-init-parent = <0x1e 0x08 0x10 0x08 0x2d 0x08 0x1a 0x08 0x42 0x0b 0x60 0x0c 0x21 0x0b 0x24 0x0b 0x23 0x0b 0x04 0x0b 0x0c 0x46 0x22 0x49 0x03 0x0b>; }; hdmi@200a0000 { reg = <0x200a0000 0x20000 0x12030000 0x10000>; interrupts = <0x00 0x23 0x04 0x00 0x47 0x04>; pinctrl-0 = <0x99 0x9a 0x9b>; pinctrl-1 = <0x81 0x99>; rockchip,cec_enable = <0x01>; compatible = "rockchip,rk322x-hdmi"; clock-names = "hdcp_clk_hdmi", "pclk_hdmi", "pclk_hdmi_phy", "cec_clk_hdmi"; reset-names = "hdmi"; rockchip,hdmi_audio_source = <0x00>; clocks = <0x69 0x07 0x68 0x06 0x64 0x07 0x05>; rockchip,phy_table = <0x9d5b340 0x00 0x00 0x04 0x04 0x04 0x04 0xd693a40 0x00 0x00 0x06 0x06 0x06 0x06 0x1443fd00 0x01 0x00 0x06 0x0a 0x0a 0x0a 0x2367b880 0x01 0x00 0x07 0x0a 0x0a 0x0a>; resets = <0x91 0x60>; status = "okay"; rockchip,hdcp_enable = <0x00>; rockchip,grf = <0x5c>; pinctrl-names = "default", "gpio"; }; pwm-regulator1 { pwms = <0xb8 0x00 0x1388>; rockchip,pwm_voltage_map = <0xe7ef0 0xee098 0xf4240 0xfa3e8 0x100590 0x106738 0x10c8e0 0x112a88 0x118c30 0x11edd8 0x124f80 0x12b128 0x1312d0 0x137478 0x13d620 0x1437c8 0x149970 0x14fb18 0x155cc0>; compatible = "rockchip_pwm_regulator"; rockchip,pwm_voltage = <0x10c8e0>; rockchip,pwm_max_voltage = <0x155cc0>; rockchip,pwm_coefficient = <0x1c2>; status = "okay"; rockchip,pwm_min_voltage = <0xe7ef0>; rockchip,pwm_id = <0x01>; rockchip,pwm_suspend_voltage = <0xe7ef0>; regulators { #address-cells = <0x01>; #size-cells = <0x00>; regulator@0 { regulator-name = "vdd_arm"; regulator-always-on; regulator-min-microvolt = <0xe7ef0>; regulator-max-microvolt = <0x155cc0>; regulator-compatible = "pwm_dcdc1"; regulator-boot-on; }; }; }; pwm-regulator2 { pwms = <0xb9 0x00 0x1388>; rockchip,pwm_voltage_map = <0xf4240 0xfa3e8 0x100590 0x106738 0x10c8e0 0x112a88 0x118c30 0x11edd8 0x124f80 0x12b128 0x1312d0 0x137478 0x13d620>; compatible = "rockchip_pwm_regulator"; rockchip,pwm_voltage = <0x124f80>; rockchip,pwm_max_voltage = <0x13d620>; rockchip,pwm_coefficient = <0x12c>; status = "okay"; rockchip,pwm_min_voltage = <0xf4240>; rockchip,pwm_id = <0x02>; rockchip,pwm_suspend_voltage = <0x1312d0>; regulators { #address-cells = <0x01>; #size-cells = <0x00>; regulator@1 { regulator-name = "vdd_logic"; regulator-always-on; regulator-min-microvolt = <0xf4240>; regulator-max-microvolt = <0x13d620>; regulator-compatible = "pwm_dcdc2"; regulator-boot-on; }; }; }; reset@110e0110 { reg = <0x110e0110 0x20>; #reset-cells = <0x01>; compatible = "rockchip,reset"; rockchip,reset-flag = <0x01>; phandle = <0x91>; linux,phandle = <0x91>; }; i2s2@100e0000 { reg = <0x100e0000 0x1000>; dmas = <0x6c 0x00 0x6c 0x01>; interrupts = <0x00 0x1c 0x04>; pinctrl-0 = <0x89 0x8a 0x8b 0x8c>; pinctrl-1 = <0x8d>; compatible = "rockchip-i2s"; clock-names = "i2s_clk", "i2s_hclk"; clocks = <0x4b 0x63 0x09>; i2s-id = <0x02>; status = "disabled"; #dma-cells = <0x02>; dma-names = "tx", "rx"; pinctrl-names = "default", "sleep"; }; otg@30040000 { reg = <0x30040000 0x40000>; interrupts = <0x00 0x17 0x04>; compatible = "rockchip,rk322x_usb20_otg"; clock-names = "clk_usbphy0", "hclk_otg", "hclk_otg_pmu"; reset-names = "otg_ahb", "otg_phy", "otg_controller"; clocks = <0x6a 0x05 0x67 0x0c 0x67 0x0d>; resets = <0x91 0x45 0x91 0x67 0x91 0x46>; rockchip,usb-mode = <0x01>; }; timer { interrupts = <0x01 0x0d 0xf04 0x01 0x0e 0xf04>; compatible = "arm,armv7-timer"; clock-frequency = <0x16e3600>; }; wdt@110a0000 { reg = <0x110a0000 0x100>; interrupts = <0x00 0x28 0x04>; compatible = "rockchip,watch dog"; clock-names = "pclk_wdt"; rockchip,debug = <0x00>; clocks = <0x53 0x03>; rockchip,atboot = <0x01>; status = "disabled"; rockchip,timeout = <0x3c>; rockchip,irq = <0x01>; }; ehci1@300c0000 { reg = <0x300c0000 0x20000>; phys = <0xa7>; interrupts = <0x00 0x13 0x04>; compatible = "generic-ehci"; clock-names = "clk_usbphy1", "hclk_host1", "hclk_host1_arb"; reset-names = "host_ahb", "host_phy", "host_controller"; phy-names = "usb"; clocks = <0x6a 0x06 0x67 0x08 0x67 0x09>; resets = <0x91 0x49 0x91 0x69 0x91 0x4a>; }; vdec_mmu { reg = <0x20030480 0x40 0x200304c0 0x40>; dbgname = "vdec"; interrupts = <0x00 0x08 0x04>; compatible = "rockchip,vdec_mmu"; interrupt-names = "vdec_mmu"; }; wireless-bluetooth { pinctrl-0 = <0xb6>; pinctrl-1 = <0xb7>; uart_rts_gpios = <0xb5 0x06 0x01>; BT,power_gpio = <0x7f 0x1d 0x00>; compatible = "bluetooth-platdata"; BT,wake_gpio = <0xb5 0x1b 0x00>; status = "okay"; pinctrl-names = "default", "rts_gpio"; BT,wake_host_irq = <0xb5 0x1a 0x00>; }; display-timings { native-mode = <0xb4>; phandle = <0x93>; linux,phandle = <0x93>; timing0 { hsync-len = <0x28>; clock-frequency = <0x46cf710>; de-active = <0x00>; vsync-len = <0x05>; hfront-porch = <0x6e>; vfront-porch = <0x05>; hback-porch = <0xdc>; pixelclk-active = <0x00>; swap-gb = <0x00>; swap-rb = <0x00>; swap-rg = <0x00>; out-face = <0x00>; screen-type = <0x01>; hactive = <0x500>; color-mode = <0x02>; vactive = <0x2d0>; vback-porch = <0x14>; hsync-active = <0x01>; vsync-active = <0x01>; phandle = <0xb4>; linux,phandle = <0xb4>; }; timing1 { hsync-len = <0x2c>; clock-frequency = <0x8d9ee20>; de-active = <0x00>; vsync-len = <0x05>; hfront-porch = <0x58>; vfront-porch = <0x04>; hback-porch = <0x94>; pixelclk-active = <0x00>; swap-gb = <0x00>; swap-rb = <0x00>; swap-rg = <0x00>; out-face = <0x00>; screen-type = <0x01>; hactive = <0x780>; color-mode = <0x02>; vactive = <0x438>; vback-porch = <0x24>; hsync-active = <0x01>; vsync-active = <0x01>; }; timing2 { hsync-len = <0x58>; clock-frequency = <0x11b3dc40>; de-active = <0x00>; vsync-len = <0x0a>; hfront-porch = <0xb0>; vfront-porch = <0x08>; hback-porch = <0x128>; pixelclk-active = <0x00>; swap-gb = <0x00>; swap-rb = <0x00>; swap-rg = <0x00>; out-face = <0x00>; screen-type = <0x01>; hactive = <0xf00>; color-mode = <0x02>; vactive = <0x870>; vback-porch = <0x48>; hsync-active = <0x01>; vsync-active = <0x01>; }; timing3 { interlaced; hsync-len = <0x3e>; clock-frequency = <0x19bfcc0>; de-active = <0x00>; vsync-len = <0x03>; hfront-porch = <0x21>; vfront-porch = <0x00>; hback-porch = <0x2b>; pixelclk-active = <0x01>; swap-gb = <0x00>; swap-rb = <0x00>; swap-rg = <0x00>; out-face = <0x00>; screen-type = <0x05>; hactive = <0x2d0>; color-mode = <0x02>; vactive = <0x1e0>; vback-porch = <0x13>; hsync-active = <0x01>; vsync-active = <0x01>; }; timing4 { interlaced; hsync-len = <0x3f>; clock-frequency = <0x19bfcc0>; de-active = <0x00>; vsync-len = <0x03>; hfront-porch = <0x21>; vfront-porch = <0x02>; hback-porch = <0x30>; pixelclk-active = <0x01>; swap-gb = <0x00>; swap-rb = <0x00>; swap-rg = <0x00>; out-face = <0x00>; screen-type = <0x05>; hactive = <0x2d0>; color-mode = <0x02>; vactive = <0x240>; vback-porch = <0x13>; hsync-active = <0x01>; vsync-active = <0x01>; }; }; iep@20070000 { reg = <0x20070000 0x800>; interrupts = <0x00 0x1f 0x04>; compatible = "rockchip,iep"; clock-names = "aclk_iep", "hclk_iep"; clocks = <0x57 0x02 0x57 0x03>; iommu_enabled = <0x01>; status = "okay"; version = <0x03>; }; nandc@30030000 { reg = <0x30030000 0x4000>; nandc_id = <0x00>; interrupts = <0x00 0x0f 0x04>; compatible = "rockchip,rk-nandc"; clock-names = "clk_nandc", "g_clk_nandc", "hclk_nandc"; clocks = <0x0f 0x6a 0x00 0x67 0x03>; status = "okay"; }; eth@30200000 { reg = <0x30200000 0x10000>; interrupts = <0x00 0x18 0x04>; pinctrl-0 = <0xaa>; led-gpio = <0x7f 0x08 0x00>; compatible = "rockchip,rk322x-gmac"; clock-names = "clk_mac", "mac_clk_rx", "mac_clk_tx", "clk_mac_ref", "clk_mac_refout", "aclk_mac", "pclk_mac"; reset-names = "mac-phy"; interrupt-names = "macirq"; phy-mode = "rmii"; phy-type = "internal"; clocks = <0x4f 0xa9 0x05 0xa9 0x06 0xa9 0x03 0xa9 0x04 0x67 0x04 0x67 0x05>; clock_in_out = "output"; rx_delay = <0x11>; resets = <0x91 0x3f>; status = "okay"; link-gpio = <0x7f 0x0e 0x00>; tx_delay = <0x26>; rockchip,grf = <0x5c>; pinctrl-names = "default"; }; codec@12010000 { reg = <0x12010000 0x1000>; compatible = "rockchip,rk322x-codec"; clock-names = "g_pclk_acodec"; spk_ctl_io = <0x90 0x05 0x00>; clocks = <0x64 0x05>; status = "okay"; phandle = <0xba>; spk_depop_time = <0x64>; linux,phandle = <0xba>; }; i2c@11050000 { reg = <0x11050000 0x1000>; interrupts = <0x00 0x24 0x04>; pinctrl-0 = <0x75>; pinctrl-1 = <0x76>; pinctrl-2 = <0x77>; gpios = <0x78 0x01 0x01 0x78 0x00 0x01>; compatible = "rockchip,rk30-i2c"; clocks = <0x63 0x0f>; status = "okay"; rockchip,check-idle = <0x01>; #address-cells = <0x01>; #size-cells = <0x00>; pinctrl-names = "default", "gpio", "sleep"; rtc@51 { reg = <0x51>; compatible = "rtc,hym8563"; irq_gpio = <0x78 0x04 0x02>; }; }; i2c@11060000 { reg = <0x11060000 0x1000>; interrupts = <0x00 0x25 0x04>; pinctrl-0 = <0x79>; pinctrl-1 = <0x7a>; pinctrl-2 = <0x7b>; gpios = <0x78 0x03 0x01 0x78 0x02 0x01>; compatible = "rockchip,rk30-i2c"; clocks = <0x65 0x00>; status = "disabled"; rockchip,check-idle = <0x01>; #address-cells = <0x01>; #size-cells = <0x00>; pinctrl-names = "default", "gpio", "sleep"; nau8540@1c { reg = <0x1c>; compatible = "nuvoton,nau8540"; phandle = <0xc0>; linux,phandle = <0xc0>; }; nau8540@1d { reg = <0x1d>; compatible = "nuvoton,nau8540"; }; }; i2c@11070000 { reg = <0x11070000 0x1000>; interrupts = <0x00 0x26 0x04>; pinctrl-0 = <0x7c>; pinctrl-1 = <0x7d>; pinctrl-2 = <0x7e>; gpios = <0x7f 0x14 0x01 0x7f 0x15 0x01>; compatible = "rockchip,rk30-i2c"; clocks = <0x65 0x01>; status = "disabled"; rockchip,check-idle = <0x01>; #address-cells = <0x01>; #size-cells = <0x00>; pinctrl-names = "default", "gpio", "sleep"; }; i2c@11080000 { reg = <0x11080000 0x1000>; interrupts = <0x00 0x27 0x04>; pinctrl-0 = <0x80>; pinctrl-1 = <0x81>; pinctrl-2 = <0x82>; gpios = <0x78 0x07 0x01 0x78 0x06 0x01>; compatible = "rockchip,rk30-i2c"; clocks = <0x65 0x02>; status = "disabled"; rockchip,check-idle = <0x01>; #address-cells = <0x01>; #size-cells = <0x00>; pinctrl-names = "default", "gpio", "sleep"; }; rksdmmc@30000000 { reg = <0x30000000 0x10000>; cd-gpios = <0x90 0x11 0x00>; interrupts = <0x00 0x0c 0x04>; ignore-pm-notify; pinctrl-0 = <0x9c 0x9d 0x9e 0x9f 0xa0>; pinctrl-1 = <0xa1>; compatible = "rockchip,rk_mmc", "rockchip,rk322x-sdmmc"; clock-names = "clk_mmc", "hclk_mmc"; supports-sd; num-slots = <0x01>; reset-names = "mmc_ahb_reset"; clock-frequency = <0x23c3460>; bus-width = <0x04>; clock-freq-min-max = <0x61a80 0x23c3460>; supports-highspeed; clocks = <0x21 0x67 0x00>; fifo-depth = <0x100>; power-inverted; resets = <0x91 0x51>; status = "okay"; card-detect-delay = <0xc8>; #address-cells = <0x01>; broken-cd; keep-power-in-suspend; #size-cells = <0x00>; pinctrl-names = "default", "idle"; }; rksdmmc@30010000 { reg = <0x30010000 0x10000>; interrupts = <0x00 0x0d 0x04>; ignore-pm-notify; pinctrl-0 = <0xa2 0xa3 0xa4>; pinctrl-1 = <0xa5>; compatible = "rockchip,rk_mmc", "rockchip,rk322x-sdmmc"; clock-names = "clk_mmc", "hclk_mmc"; supports-sdio; cap-sdio-irq; num-slots = <0x01>; reset-names = "mmc_ahb_reset"; clock-frequency = <0x23c3460>; bus-width = <0x04>; clock-freq-min-max = <0x30d40 0x23c3460>; supports-highspeed; clocks = <0x23 0x67 0x01>; fifo-depth = <0x100>; resets = <0x91 0x52>; status = "okay"; #address-cells = <0x01>; keep-power-in-suspend; tune_regsbase = <0x1c8>; #size-cells = <0x00>; pinctrl-names = "default", "idle"; }; rksdmmc@30020000 { reg = <0x30020000 0x10000>; interrupts = <0x00 0x0e 0x04>; ignore-pm-notify; compatible = "rockchip,rk_mmc", "rockchip,rk322x-sdmmc"; clock-names = "clk_mmc", "hclk_mmc"; supports-emmc; num-slots = <0x01>; reset-names = "mmc_ahb_reset"; clock-frequency = <0x5f5e100>; bus-width = <0x08>; clock-freq-min-max = <0x61a80 0x5f5e100>; supports-highspeed; clocks = <0x24 0x67 0x02>; fifo-depth = <0x100>; resets = <0x91 0x53>; status = "okay"; #address-cells = <0x01>; keep-power-in-suspend; tune_regsbase = <0x1d8>; #size-cells = <0x00>; bootpart-no-access; }; ohci0@300a0000 { reg = <0x300a0000 0x20000>; interrupts = <0x00 0x11 0x04>; compatible = "generic-ohci"; }; rockchip_hdmi_i2s { compatible = "rockchip-hdmi-i2s"; dais { dai0 { format = "i2s"; audio-controller = <0xbf>; audio-codec = <0xbe>; }; }; }; ehci2@30100000 { reg = <0x30100000 0x20000>; phys = <0xa8>; interrupts = <0x00 0x42 0x04>; compatible = "generic-ehci"; clock-names = "clk_usbphy1", "hclk_host2", "hck_host2_arb"; reset-names = "host_ahb", "host_phy", "host_controller"; phy-names = "usb"; clocks = <0x6a 0x06 0x67 0x0a 0x67 0x0e>; resets = <0x91 0x4b 0x91 0x6a 0x91 0x4c>; }; wireless-wlan { compatible = "wlan-platdata"; sdio_vref = <0x708>; WIFI,host_wake_irq = <0x78 0x1c 0x00>; WIFI,poweren_gpio = <0x7f 0x1a 0x00>; status = "okay"; wifi_chip_type = "ap6335"; }; tsadc@11150000 { reg = <0x11150000 0x100>; interrupts = <0x00 0x3a 0x04>; tsadc-ht-temp = <0x78>; pinctrl-0 = <0x92>; compatible = "rockchip,rk322x-tsadc"; clock-names = "tsadc", "pclk_tsadc"; tsadc-ht-reset-cru = <0x01>; reset-names = "tsadc-apb"; clock-frequency = <0x8000>; clocks = <0x4e 0x65 0x0f>; io-channel-ranges; resets = <0x91 0x57>; status = "okay"; tsadc-ht-pull-gpio = <0x00>; #io-channel-cells = <0x01>; pinctrl-names = "default"; }; rga@20060000 { reg = <0x20060000 0x1000>; interrupts = <0x00 0x21 0x04>; compatible = "rockchip,rga2"; clock-names = "aclk_rga", "hclk_rga", "pd_rga"; clocks = <0x57 0x00 0x57 0x01 0x32>; }; pwm@110b0000 { reg = <0x110b0000 0x10>; interrupts = <0x00 0x32 0x04>; pinctrl-0 = <0x94>; compatible = "rockchip,rk-pwm"; clock-names = "pclk_pwm"; clocks = <0x65 0x07>; #pwm-cells = <0x02>; status = "disabled"; pinctrl-names = "default"; }; pwm@110b0010 { reg = <0x110b0010 0x10>; interrupts = <0x00 0x32 0x04>; pinctrl-0 = <0x95>; compatible = "rockchip,rk-pwm"; clock-names = "pclk_pwm"; clocks = <0x65 0x07>; #pwm-cells = <0x02>; status = "okay"; phandle = <0xb8>; pinctrl-names = "default"; linux,phandle = <0xb8>; }; pwm@110b0020 { reg = <0x110b0020 0x10>; interrupts = <0x00 0x32 0x04>; pinctrl-0 = <0x96>; compatible = "rockchip,rk-pwm"; clock-names = "pclk_pwm"; clocks = <0x65 0x07>; #pwm-cells = <0x02>; status = "okay"; phandle = <0xb9>; pinctrl-names = "default"; linux,phandle = <0xb9>; }; pwm@110b0030 { reg = <0x110b0030 0x10>; interrupts = <0x00 0x32 0x04>; pinctrl-0 = <0x97>; compatible = "rockchip,remotectl-pwm"; clock-names = "pclk_pwm"; remote_pwm_id = <0x03>; clocks = <0x65 0x07>; #pwm-cells = <0x02>; status = "okay"; handle_cpu_id = <0x01>; pinctrl-names = "default"; ir_key1 { rockchip,usercode = <0xdf00>; rockchip,key_table = <0xf9 0xe8 0xf5 0x9e 0xe5 0x67 0xb7 0x6c 0xb8 0x69 0xf8 0x6a 0xbd 0x66 0xa2 0x73 0xa3 0x72 0xe3 0x74 0xbe 0x71 0xe7 0x8b 0xa0 0x3d 0xb0 0x3e 0xfc 0x184 0xab 0x02 0xe9 0x03 0xea 0x04 0xaf 0x05 0xed 0x06 0xee 0x07 0xb3 0x08 0xf1 0x09 0xf2 0x0a 0xf3 0x0b 0xef 0x0e>; }; ir_key2 { rockchip,usercode = <0xfe01>; rockchip,key_table = <0xec 0xe8 0xe6 0x9e 0xe9 0x67 0xe5 0x6c 0xae 0x69 0xaf 0x6a 0xee 0x66 0xe7 0x73 0xef 0x72 0xb7 0xd9 0xbf 0x74 0xbe 0x71 0xb3 0x8b 0xbc 0x3d 0xf0 0x3e 0xff 0x184 0xb1 0x02 0xf2 0x03 0xf3 0x04 0xb5 0x05 0xf6 0x06 0xf7 0x07 0xb9 0x08 0xfa 0x09 0xfb 0x0a 0xfe 0x0b 0xbd 0x0e>; }; ir_key3 { rockchip,usercode = <0xfe02>; rockchip,key_table = <0xec 0xe8 0xe6 0x9e 0xe9 0x67 0xe5 0x6c 0xae 0x69 0xaf 0x6a 0xee 0x66 0xe7 0x73 0xef 0x72 0xb7 0xd9 0xbf 0x74 0xbe 0x71 0xb3 0x8b 0xbc 0x3d 0xf0 0x3e 0xff 0x184 0xb1 0x02 0xf2 0x03 0xf3 0x04 0xb5 0x05 0xf6 0x06 0xf7 0x07 0xb9 0x08 0xfa 0x09 0xfb 0x0a 0xfe 0x0b 0xbd 0x0e>; }; }; rk_screen { compatible = "rockchip,screen"; display-timings = <0x93>; }; crypto@100a0000 { reg = <0x100a0000 0x10000>; interrupts = <0x00 0x1e 0x04>; compatible = "rockchip-crypto"; clock-names = "clk_crypto", "hclk_crypto", "aclk_crypto"; interrupt-names = "irq_crypto"; clocks = <0x36 0x63 0x0c 0x63 0x0b>; status = "disabled"; }; chosen { linux,initrd-end = <0x65d57940>; bootargs = "vmalloc=496M psci=enable rockchip_jtag console=ttyFIQ0 androidboot.selinux=permissive androidboot.hardware=rk30board androidboot.console=ttyFIQ0 init=/init mtdparts=rk29xxnand:0x00002000@0x00002000(uboot),0x00004000@0x00004000(trust),0x00002000@0x00008000(misc),0x00000800@0x0000A000(baseparamer),0x00007800@0x0000A800(resource),0x00006000@0x00012000(kernel),0x00006000@0x00018000(boot),0x00010000@0x0001E000(recovery),0x00020000@0x0002E000(backup),0x00040000@0x0004E000(cache),0x00008000@0x0008E000(metadata),0x00002000@0x00096000(kpanic),0x00400000@0x00098000(system),-@0x00498000(userdata) storagemedia=emmc uboot_logo=0x02000000@0x9dc00000:0x01000000 loader.timestamp=2024-04-24_15:24:39 hdmi.vic=16 tve.format=-1 SecureBootCheckOk=0"; linux,initrd-start = <0x65bf0000>; }; clocks { compatible = "rockchip,rk-clocks"; ranges = <0x00 0x110e0000 0x1000>; #address-cells = <0x01>; #size-cells = <0x01>; fixed_rate_cons { compatible = "rockchip,rk-fixed-rate-cons"; phy_50m_out { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x00>; clock-output-names = "phy_50m_out"; phandle = <0x3e>; linux,phandle = <0x3e>; }; dummy { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x00>; clock-output-names = "dummy"; phandle = <0x39>; linux,phandle = <0x39>; }; jtag_clkin { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x00>; clock-output-names = "jtag_clkin"; phandle = <0x4d>; linux,phandle = <0x4d>; }; usbphy0_480m { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x1c9c3800>; clock-output-names = "usbphy0_480m"; phandle = <0x47>; linux,phandle = <0x47>; }; usbphy1_480m { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x1c9c3800>; clock-output-names = "usbphy1_480m"; phandle = <0x48>; linux,phandle = <0x48>; }; phy_rx_out { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x00>; clock-output-names = "phy_rx_out"; }; i2s_clkin { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x00>; clock-output-names = "i2s_clkin"; phandle = <0x13>; linux,phandle = <0x13>; }; phy_tx_out { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x00>; clock-output-names = "phy_tx_out"; }; xin12m { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0xb71b00>; clocks = <0x02>; clock-output-names = "xin12m"; phandle = <0x14>; linux,phandle = <0x14>; }; xin24m { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x16e3600>; clock-output-names = "xin24m"; phandle = <0x02>; linux,phandle = <0x02>; }; clkin_hsadc_tsp { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x00>; clock-output-names = "clkin_hsadc_tsp"; phandle = <0x54>; linux,phandle = <0x54>; }; hdmiphy_out { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x2367b880>; clock-output-names = "hdmiphy_out"; phandle = <0x46>; linux,phandle = <0x46>; }; gmac_clkin { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clock-frequency = <0x7735940>; clock-output-names = "gmac_clkin"; phandle = <0x3d>; linux,phandle = <0x3d>; }; }; fixed_factor_cons { compatible = "rockchip,rk-fixed-factor-cons"; xin32k_out { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-clock"; clocks = <0x05>; clock-div = <0x01>; clock-output-names = "xin32k_out"; clock-mult = <0x01>; }; hclk_vpu { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-factor-clock"; clocks = <0x04>; clock-div = <0x04>; clock-output-names = "hclk_vpu"; phandle = <0x98>; clock-mult = <0x01>; linux,phandle = <0x98>; }; hclk_rkvdec { #clock-cells = <0x00>; compatible = "rockchip,rk-fixed-factor-clock"; clocks = <0x03>; clock-div = <0x04>; clock-output-names = "hclk_rkvdec"; phandle = <0x59>; clock-mult = <0x01>; linux,phandle = <0x59>; }; }; clock_regs { reg = <0x00 0x1000>; compatible = "rockchip,rk-clock-regs"; ranges; #address-cells = <0x01>; #size-cells = <0x01>; clk_gate_cons { compatible = "rockchip,rk-gate-cons"; ranges; #address-cells = <0x01>; #size-cells = <0x01>; gate-clk@0100 { reg = <0x100 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x20 0x55 0x56 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39>; clock-output-names = "g_a_peri_noc", "g_h_peri_noc", "g_p_peri_noc", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved"; phandle = <0x66>; linux,phandle = <0x66>; }; gate-clk@0104 { reg = <0x104 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x57 0x0b 0x58 0x57 0x09 0x58 0x39 0x41 0x58 0x57 0x08 0x58 0x0e 0x40 0x32 0x41 0x58 0x39 0x39>; clock-output-names = "g_aclk_rga", "g_hclk_rga", "g_aclk_iep", "g_hclk_iep", "reserved", "g_aclk_vop", "g_hclk_vop", "g_h_vio_ahbarbi", "g_h_vio_noc", "g_a_iep_noc", "g_a_hdcp_noc", "g_a_rga_noc", "g_a_vop_noc", "g_h_vop_noc", "reserved", "reserved"; phandle = <0x57>; linux,phandle = <0x57>; }; gate-clk@0108 { reg = <0x108 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x39 0x39 0x39 0x39 0x39 0x39 0x58 0x58 0x39 0x39 0x40 0x58 0x58 0x39 0x39 0x39>; clock-output-names = "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "g_p_hdmi_ctrl", "g_h_vio_h2p", "reserved", "reserved", "g_aclk_hdcp", "g_pclk_hdcp", "g_h_hdcp_mmu", "reserved", "reserved", "reserved"; phandle = <0x68>; linux,phandle = <0x68>; }; gate-clk@010c { reg = <0x10c 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x39 0x39 0x03 0x59 0x5a 0x00 0x5a 0x01 0x5a 0x02 0x5a 0x03 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39>; clock-output-names = "g_aclk_vpu", "g_hclk_vpu", "g_a_rkvdec", "g_h_rkvdec", "g_a_vpu_noc", "g_h_vpu_noc", "g_a_rkvdec_noc", "g_h_rkvdec_noc", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved"; phandle = <0x5a>; linux,phandle = <0x5a>; }; gate-clk@00d0 { reg = <0xd0 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x39 0x39 0x39 0x1e 0x1f 0x4a 0x39 0x2d 0x2f 0x4b 0x10 0x12 0x39 0x4c 0x15 0x16>; clock-output-names = "reserved", "reserved", "reserved", "clk_i2s0_pll", "i2s0_frac", "clk_i2s0", "reserved", "clk_i2s2_pll", "i2s2_frac", "clk_i2s2", "clk_i2s1_pll", "i2s1_frac", "reserved", "clk_i2s1_out", "clk_i2s1", "testclk"; }; gate-clk@00d4 { reg = <0xd4 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x0f 0x41 0x32 0x4d 0x40 0x02 0x02 0x17 0x25 0x27 0x28 0x2a 0x2b 0x2c 0x39 0x39>; clock-output-names = "clk_nandc", "aclk_vop", "aclk_rga", "clk_jtag", "aclk_hdcp", "clk_otgphy0", "clk_otgphy1", "clk_mac_pll", "clk_uart0_pll", "uart0_frac", "clk_uart1_pll", "uart1_frac", "clk_uart2_pll", "uart2_frac", "reserved", "reserved"; phandle = <0x6a>; linux,phandle = <0x6a>; }; gate-clk@00d8 { reg = <0xd8 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x39 0x39 0x19 0x39 0x39 0x39 0x33 0x36 0x4e 0x37 0x1a 0x21 0x1c 0x23 0x24 0x34>; clock-output-names = "reserved", "clk_ddrmon", "clk_gmac", "reserved", "reserved", "reserved", "clk_tsp", "clk_crypto", "clk_tsadc", "clk_spi0", "clk_spdif_pll", "clk_sdmmc0", "spdif_frac", "clk_sdio", "clk_emmc", "clk_wifi"; phandle = <0x88>; linux,phandle = <0x88>; }; gate-clk@00e0 { reg = <0xe0 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x06 0x06 0x45 0x39 0x04 0x03 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39>; clock-output-names = "aclk_core", "pclk_dbg", "aclk_gic400", "reserved", "hclk_vpu", "hclk_rkvdec", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved"; phandle = <0x62>; linux,phandle = <0x62>; }; gate-clk@00e4 { reg = <0xe4 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x20 0x20 0x20 0x4f 0x4f 0x4f 0x4f 0x3c 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39>; clock-output-names = "aclk_peri", "hclk_peri", "pclk_peri", "clk_mac_ref", "clk_mac_refout", "clk_mac_rx", "clk_mac_tx", "clk_macphy", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved"; phandle = <0xa9>; linux,phandle = <0xa9>; }; gate-clk@00e8 { reg = <0xe8 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x0d 0x0d 0x0d 0x50 0x50 0x02 0x02 0x02 0x02 0x02 0x02 0x39 0x39 0x50 0x39 0x39>; clock-output-names = "aclk_bus", "hclk_bus", "pclk_bus", "pclk_bus_pre", "pclk_phy", "clk_timer0", "clk_timer1", "clk_timer2", "clk_timer3", "clk_timer4", "clk_timer5", "reserved", "reserved", "pclk_ddr", "reserved", "reserved"; phandle = <0x53>; linux,phandle = <0x53>; }; gate-clk@00f0 { reg = <0xf0 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x0d 0x0d 0x0d 0x52 0x53 0x0d 0x44 0x00 0x53 0x0d 0x52 0x52 0x52 0x52 0x52 0x52 0x50 0x50 0x50>; clock-output-names = "g_aclk_intmem", "g_intmem_mbist", "g_aclk_dmac_bus", "g_hclk_rom", "g_p_ddrupctl", "g_clk_ddrupctl", "g_p_ddrmon", "g_h_i2s0_8ch", "g_h_i2s1_8ch", "g_h_i2s2_2ch", "g_h_spdif_8ch", "g_h_crypto_mst", "g_h_crypto_slv", "g_p_efuse_1024", "g_p_efuse_256", "g_pclk_i2c0"; phandle = <0x63>; linux,phandle = <0x63>; }; gate-clk@00f4 { reg = <0xf4 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x50 0x50 0x50 0x39 0x50 0x50 0x50 0x50 0x50 0x50 0x50 0x50 0x50 0x50 0x50 0x50>; clock-output-names = "g_pclk_i2c1", "g_pclk_i2c2", "g_pclk_i2c3", "reserved", "g_pclk_timer0", "g_pclk_stimer", "g_pclk_spi0", "g_pclk_rk_pwm", "g_pclk_gpio0", "g_pclk_gpio1", "g_pclk_gpio2", "g_pclk_gpio3", "g_pclk_uart0", "g_pclk_uart1", "g_pclk_uart2", "g_pclk_tsadc"; phandle = <0x65>; linux,phandle = <0x65>; }; gate-clk@00f8 { reg = <0xf8 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x50 0x0d 0x53 0x0d 0x53 0x04 0x50 0x53 0x04 0x50 0x53 0x04 0x53 0x04 0x53 0x04 0x50 0x52 0x54 0x39 0x39 0x39>; clock-output-names = "g_pclk_grf", "g_aclk_bus", "g_p_mschniu", "g_p_ddrphy", "g_pclk_cru", "g_p_acodecphy", "g_pclk_sgrf", "g_p_hdmiphy", "g_p_vdacphy", "g_p_phy_noc", "g_pclk_sim", "g_hclk_tsp", "clk_hsadc_tsp", "reserved", "reserved", "reserved"; phandle = <0x64>; linux,phandle = <0x64>; }; gate-clk@00dc { reg = <0xdc 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x0e 0x39 0x03 0x3b 0x43 0x35 0x32 0x02 0x05 0x39 0x39 0x04 0x39 0x39 0x39 0x39>; clock-output-names = "aclk_iep", "dclk_vop0", "aclk_rkvdec", "clk_vdec_cabac", "clk_vdec_core", "clk_hdcp", "clk_rga", "clk_hdmi_hdcp", "clk_hdmi_cec", "reserved", "reserved", "aclk_vpu", "reserved", "clk_gpu", "reserved", "reserved"; phandle = <0x69>; linux,phandle = <0x69>; }; gate-clk@00ec { reg = <0xec 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x51 0x51 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x39 0x44 0x0e>; clock-output-names = "clk_ddrphy", "clk4x_ddrphy", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "reserved", "g_aclk_gpu", "g_aclk_gpu_noc"; phandle = <0x44>; linux,phandle = <0x44>; }; gate-clk@00fc { reg = <0xfc 0x04>; #clock-cells = <0x01>; compatible = "rockchip,rk3188-gate-clk"; clocks = <0x55 0x55 0x55 0x55 0x20 0x56 0x55 0x55 0x55 0x55 0x55 0x39 0x55 0x55 0x55 0x39>; clock-output-names = "g_hclk_sdmmc", "g_hclk_sdio", "g_clk_emmc", "g_clk_nandc", "g_aclk_gmac", "g_pclk_gmac", "g_hclk_host0", "g_h_host0_arb", "g_hclk_host1", "g_h_host1_arb", "g_hclk_host2", "reserved", "g_hclk_otg", "g_hclk_otg_pmu", "g_h_host2_arb", "reserved"; phandle = <0x67>; linux,phandle = <0x67>; }; }; pll_cons { compatible = "rockchip,rk-pll-cons"; ranges; #address-cells = <0x01>; #size-cells = <0x01>; pll-clk@0000 { reg = <0x00 0x10>; rockchip,pll-type = <0x40>; #clock-cells = <0x00>; compatible = "rockchip,rk3188-pll-clk"; mode-reg = <0x40 0x00>; clocks = <0x02>; clock-output-names = "clk_apll"; phandle = <0x07>; status-reg = <0x04 0x0a>; linux,phandle = <0x07>; }; pll-clk@0018 { reg = <0x18 0x10>; rockchip,pll-type = <0x100>; #clock-cells = <0x00>; compatible = "rockchip,rk3188-pll-clk"; mode-reg = <0x40 0x08>; clocks = <0x02>; clock-output-names = "clk_cpll"; phandle = <0x0b>; status-reg = <0x1c 0x0a>; #clock-init-cells = <0x01>; linux,phandle = <0x0b>; }; pll-clk@0024 { reg = <0x24 0x10>; rockchip,pll-type = <0x100>; #clock-cells = <0x00>; compatible = "rockchip,rk3188-pll-clk"; mode-reg = <0x40 0x0c>; clocks = <0x02>; clock-output-names = "clk_gpll"; phandle = <0x08>; status-reg = <0x28 0x0a>; #clock-init-cells = <0x01>; linux,phandle = <0x08>; }; pll-clk@000c { reg = <0x0c 0x10>; rockchip,pll-type = <0x80>; #clock-cells = <0x00>; compatible = "rockchip,rk3188-pll-clk"; mode-reg = <0x40 0x04>; clocks = <0x02>; clock-output-names = "clk_dpll"; phandle = <0x09>; status-reg = <0x10 0x0a>; linux,phandle = <0x09>; }; }; clk_sel_cons { compatible = "rockchip,rk-sel-cons"; ranges; #address-cells = <0x01>; #size-cells = <0x01>; sel-con@0044 { reg = <0x44 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; aclk_bus_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x0a>; rockchip,div-type = <0x00>; clock-output-names = "aclk_bus"; rockchip,bits = <0x08 0x05>; phandle = <0x0d>; #clock-init-cells = <0x01>; linux,phandle = <0x0d>; }; aclk_bus_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c>; clock-output-names = "aclk_bus"; rockchip,bits = <0x0d 0x02>; phandle = <0x0a>; #clock-init-cells = <0x01>; linux,phandle = <0x0a>; }; clk_core_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0xc0>; rockchip,clkops-idx = <0x0b>; clocks = <0x06>; rockchip,div-type = <0x00>; clock-output-names = "clk_core"; rockchip,bits = <0x00 0x05>; }; clk_core_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x07 0x08 0x09>; clock-output-names = "clk_core"; rockchip,bits = <0x06 0x02>; phandle = <0x06>; #clock-init-cells = <0x01>; linux,phandle = <0x06>; }; }; sel-con@0048 { reg = <0x48 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; aclk_core_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,clkops-idx = <0x0c>; clocks = <0x06>; rockchip,div-type = <0x00>; clock-output-names = "aclk_core"; rockchip,bits = <0x04 0x03>; phandle = <0x45>; linux,phandle = <0x45>; }; hclk_bus_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; clocks = <0x0d>; rockchip,div-type = <0x00>; clock-output-names = "hclk_bus"; rockchip,bits = <0x08 0x02>; phandle = <0x52>; #clock-init-cells = <0x01>; linux,phandle = <0x52>; }; pclk_bus_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; clocks = <0x0d>; rockchip,div-type = <0x00>; clock-output-names = "pclk_bus"; rockchip,bits = <0x0c 0x03>; phandle = <0x50>; #clock-init-cells = <0x01>; linux,phandle = <0x50>; }; pclk_dbg_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,clkops-idx = <0x0c>; clocks = <0x06>; rockchip,div-type = <0x00>; clock-output-names = "pclk_dbg"; rockchip,bits = <0x00 0x04>; phandle = <0x61>; linux,phandle = <0x61>; }; }; sel-con@0050 { reg = <0x50 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_i2s1_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; rockchip,flags = <0x04>; rockchip,clkops-idx = <0x0e>; clocks = <0x11 0x12 0x13 0x14>; clock-output-names = "clk_i2s1"; rockchip,bits = <0x08 0x02>; phandle = <0x15>; linux,phandle = <0x15>; }; clk_i2s1_out_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x15 0x14>; clock-output-names = "clk_i2s1_out"; rockchip,bits = <0x0c 0x01>; phandle = <0x4c>; linux,phandle = <0x4c>; }; i2s1_pll_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08>; clock-output-names = "clk_i2s1_pll"; rockchip,bits = <0x0f 0x01>; phandle = <0x10>; #clock-init-cells = <0x01>; linux,phandle = <0x10>; }; clk_i2s1_pll_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x180>; rockchip,clkops-idx = <0x01>; clocks = <0x10>; rockchip,div-type = <0x00>; clock-output-names = "clk_i2s1_pll"; rockchip,bits = <0x00 0x07>; phandle = <0x11>; linux,phandle = <0x11>; }; }; sel-con@0054 { reg = <0x54 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; testclk_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,clkops-idx = <0x01>; clocks = <0x16>; rockchip,div-type = <0x00>; clock-output-names = "testclk"; rockchip,bits = <0x00 0x05>; }; clk_24m_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,clkops-idx = <0x01>; clocks = <0x02>; rockchip,div-type = <0x00>; clock-output-names = "clk_24m"; rockchip,bits = <0x08 0x05>; }; }; sel-con@0058 { reg = <0x58 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_mac_pll_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x17>; rockchip,div-type = <0x00>; clock-output-names = "clk_mac_pll"; rockchip,bits = <0x00 0x05>; phandle = <0x3f>; linux,phandle = <0x3f>; }; clk_mac_pll_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08>; clock-output-names = "clk_mac_pll"; rockchip,bits = <0x07 0x01>; phandle = <0x17>; linux,phandle = <0x17>; }; clk_mac_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; rockchip,flags = <0x04>; clocks = <0x17 0x18>; clock-output-names = "clk_mac"; rockchip,bits = <0x05 0x01>; phandle = <0x4f>; #clock-init-cells = <0x01>; linux,phandle = <0x4f>; }; clk_gmac_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x19>; rockchip,div-type = <0x00>; clock-output-names = "clk_gmac"; rockchip,bits = <0x08 0x05>; }; clk_gmac_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08>; clock-output-names = "clk_gmac"; rockchip,bits = <0x0f 0x01>; phandle = <0x19>; #clock-init-cells = <0x01>; linux,phandle = <0x19>; }; }; sel-con@0060 { reg = <0x60 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; i2s1_frac { #clock-cells = <0x00>; compatible = "rockchip,rk3188-frac-con"; rockchip,clkops-idx = <0x05>; clocks = <0x11>; clock-output-names = "i2s1_frac"; rockchip,bits = <0x00 0x20>; phandle = <0x12>; linux,phandle = <0x12>; }; }; sel-con@0064 { reg = <0x64 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; i2s0_frac { #clock-cells = <0x00>; compatible = "rockchip,rk3188-frac-con"; rockchip,clkops-idx = <0x05>; clocks = <0x1d>; clock-output-names = "i2s0_frac"; rockchip,bits = <0x00 0x20>; phandle = <0x1f>; linux,phandle = <0x1f>; }; }; sel-con@0068 { reg = <0x68 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_i2s0_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; rockchip,flags = <0x04>; rockchip,clkops-idx = <0x0e>; clocks = <0x1d 0x1f 0x13 0x14>; clock-output-names = "clk_i2s0"; rockchip,bits = <0x08 0x02>; phandle = <0x4a>; linux,phandle = <0x4a>; }; i2s0_pll_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08>; clock-output-names = "clk_i2s0_pll"; rockchip,bits = <0x0f 0x01>; phandle = <0x1e>; #clock-init-cells = <0x01>; linux,phandle = <0x1e>; }; clk_i2s0_pll_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x180>; rockchip,clkops-idx = <0x01>; clocks = <0x1e>; rockchip,div-type = <0x00>; clock-output-names = "clk_i2s0_pll"; rockchip,bits = <0x00 0x07>; phandle = <0x1d>; linux,phandle = <0x1d>; }; }; sel-con@0070 { reg = <0x70 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_sdmmc0_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x03>; clocks = <0x21>; rockchip,div-type = <0x00>; clock-output-names = "clk_sdmmc0"; rockchip,bits = <0x00 0x08>; }; clk_sdmmc0_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x02 0x22>; clock-output-names = "clk_sdmmc0"; rockchip,bits = <0x08 0x02>; phandle = <0x21>; #clock-init-cells = <0x01>; linux,phandle = <0x21>; }; clk_emmc_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x02 0x22>; clock-output-names = "clk_emmc"; rockchip,bits = <0x0c 0x02>; phandle = <0x24>; #clock-init-cells = <0x01>; linux,phandle = <0x24>; }; clk_sdio_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x02 0x22>; clock-output-names = "clk_sdio"; rockchip,bits = <0x0a 0x02>; phandle = <0x23>; #clock-init-cells = <0x01>; linux,phandle = <0x23>; }; }; sel-con@0074 { reg = <0x74 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_emmc_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x03>; clocks = <0x24>; rockchip,div-type = <0x00>; clock-output-names = "clk_emmc"; rockchip,bits = <0x08 0x08>; }; clk_sdio_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x03>; clocks = <0x23>; rockchip,div-type = <0x00>; clock-output-names = "clk_sdio"; rockchip,bits = <0x00 0x08>; }; }; sel-con@0078 { reg = <0x78 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_uart0_pll_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; clocks = <0x25>; rockchip,div-type = <0x00>; clock-output-names = "clk_uart0_pll"; rockchip,bits = <0x00 0x07>; phandle = <0x26>; linux,phandle = <0x26>; }; clk_uart0_pll_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x22>; clock-output-names = "clk_uart0_pll"; rockchip,bits = <0x0c 0x02>; phandle = <0x25>; #clock-init-cells = <0x01>; linux,phandle = <0x25>; }; clk_uart0_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; rockchip,flags = <0x04>; rockchip,clkops-idx = <0x0e>; clocks = <0x26 0x27 0x02>; clock-output-names = "clk_uart0"; rockchip,bits = <0x08 0x02>; phandle = <0x6b>; linux,phandle = <0x6b>; }; }; sel-con@0080 { reg = <0x80 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_uart2_pll_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; clocks = <0x2b>; rockchip,div-type = <0x00>; clock-output-names = "clk_uart2_pll"; rockchip,bits = <0x00 0x07>; phandle = <0x30>; linux,phandle = <0x30>; }; clk_uart2_pll_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x22>; clock-output-names = "clk_uart2_pll"; rockchip,bits = <0x0c 0x02>; phandle = <0x2b>; #clock-init-cells = <0x01>; linux,phandle = <0x2b>; }; clk_uart2_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; rockchip,flags = <0x04>; rockchip,clkops-idx = <0x0e>; clocks = <0x2b 0x2c 0x02>; clock-output-names = "clk_uart2"; rockchip,bits = <0x08 0x02>; phandle = <0x74>; linux,phandle = <0x74>; }; }; sel-con@0084 { reg = <0x84 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; i2s2_pll_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x180>; rockchip,clkops-idx = <0x01>; clocks = <0x2d>; rockchip,div-type = <0x00>; clock-output-names = "clk_i2s2_pll"; rockchip,bits = <0x00 0x07>; phandle = <0x2e>; linux,phandle = <0x2e>; }; i2s2_pll_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08>; clock-output-names = "clk_i2s2_pll"; rockchip,bits = <0x0f 0x01>; phandle = <0x2d>; #clock-init-cells = <0x01>; linux,phandle = <0x2d>; }; clk_i2s2_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; rockchip,flags = <0x04>; rockchip,clkops-idx = <0x0e>; clocks = <0x2e 0x2f 0x13 0x14>; clock-output-names = "clk_i2s2"; rockchip,bits = <0x08 0x02>; phandle = <0x4b>; linux,phandle = <0x4b>; }; }; sel-con@004c { reg = <0x4c 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_nandc_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x0f>; rockchip,div-type = <0x00>; clock-output-names = "clk_nandc"; rockchip,bits = <0x08 0x05>; }; clk_nandc_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08>; clock-output-names = "clk_nandc"; rockchip,bits = <0x0e 0x01>; phandle = <0x0f>; #clock-init-cells = <0x01>; linux,phandle = <0x0f>; }; hclk_vio_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; clocks = <0x0e>; rockchip,div-type = <0x00>; clock-output-names = "hclk_vio"; rockchip,bits = <0x00 0x05>; phandle = <0x58>; #clock-init-cells = <0x01>; linux,phandle = <0x58>; }; }; sel-con@0088 { reg = <0x88 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; uart0_frac { #clock-cells = <0x00>; compatible = "rockchip,rk3188-frac-con"; rockchip,clkops-idx = <0x05>; clocks = <0x26>; clock-output-names = "uart0_frac"; rockchip,bits = <0x00 0x20>; phandle = <0x27>; linux,phandle = <0x27>; }; }; sel-con@0090 { reg = <0x90 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; uart2_frac { #clock-cells = <0x00>; compatible = "rockchip,rk3188-frac-con"; rockchip,clkops-idx = <0x05>; clocks = <0x30>; clock-output-names = "uart2_frac"; rockchip,bits = <0x00 0x20>; phandle = <0x2c>; linux,phandle = <0x2c>; }; }; sel-con@0094 { reg = <0x94 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; spdif_frac { #clock-cells = <0x00>; compatible = "rockchip,rk3188-frac-con"; rockchip,clkops-idx = <0x05>; clocks = <0x1b>; clock-output-names = "spdif_frac"; rockchip,bits = <0x00 0x20>; phandle = <0x1c>; linux,phandle = <0x1c>; }; }; sel-con@005c { reg = <0x5c 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; spdif_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x180>; rockchip,clkops-idx = <0x01>; clocks = <0x1a>; rockchip,div-type = <0x00>; clock-output-names = "clk_spdif_pll"; rockchip,bits = <0x00 0x07>; phandle = <0x1b>; linux,phandle = <0x1b>; }; spdif_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; rockchip,flags = <0x04>; rockchip,clkops-idx = <0x0e>; clocks = <0x1b 0x1c 0x14>; clock-output-names = "clk_spdif"; rockchip,bits = <0x08 0x02>; phandle = <0x8e>; linux,phandle = <0x8e>; }; spdif_pll_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08>; clock-output-names = "clk_spdif_pll"; rockchip,bits = <0x0f 0x01>; phandle = <0x1a>; #clock-init-cells = <0x01>; linux,phandle = <0x1a>; }; }; sel-con@0098 { reg = <0x98 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_hdmi_cec_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x31>; rockchip,div-type = <0x00>; clock-output-names = "clk_hdmi_cec"; rockchip,bits = <0x00 0x0e>; phandle = <0x05>; #clock-init-cells = <0x01>; linux,phandle = <0x05>; }; clk_hdmi_cec_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x02>; clock-output-names = "clk_hdmi_cec"; rockchip,bits = <0x0e 0x02>; phandle = <0x31>; #clock-init-cells = <0x01>; linux,phandle = <0x31>; }; }; sel-con@006c { reg = <0x6c 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; pclk_peri_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,div-relations = <0x00 0x01 0x01 0x02 0x02 0x04 0x03 0x08>; clocks = <0x20>; rockchip,div-type = <0x80>; clock-output-names = "pclk_peri"; rockchip,bits = <0x0c 0x02>; phandle = <0x56>; #clock-init-cells = <0x01>; linux,phandle = <0x56>; }; hclk_peri_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,div-relations = <0x00 0x01 0x01 0x02 0x02 0x04>; clocks = <0x20>; rockchip,div-type = <0x80>; clock-output-names = "hclk_peri"; rockchip,bits = <0x08 0x02>; phandle = <0x55>; #clock-init-cells = <0x01>; linux,phandle = <0x55>; }; aclk_peri_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x20>; rockchip,div-type = <0x00>; clock-output-names = "aclk_peri"; rockchip,bits = <0x00 0x05>; }; aclk_peri_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c>; clock-output-names = "aclk_peri"; rockchip,bits = <0x0a 0x02>; phandle = <0x20>; #clock-init-cells = <0x01>; linux,phandle = <0x20>; }; }; sel-con@007c { reg = <0x7c 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_uart1_pll_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; clocks = <0x28>; rockchip,div-type = <0x00>; clock-output-names = "clk_uart1_pll"; rockchip,bits = <0x00 0x07>; phandle = <0x29>; linux,phandle = <0x29>; }; clk_uart1_pll_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x22>; clock-output-names = "clk_uart1_pll"; rockchip,bits = <0x0c 0x02>; phandle = <0x28>; #clock-init-cells = <0x01>; linux,phandle = <0x28>; }; clk_uart1_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; rockchip,flags = <0x04>; rockchip,clkops-idx = <0x0e>; clocks = <0x29 0x2a 0x02>; clock-output-names = "clk_uart1"; rockchip,bits = <0x08 0x02>; phandle = <0x70>; linux,phandle = <0x70>; }; }; sel-con@008c { reg = <0x8c 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; uart1_frac { #clock-cells = <0x00>; compatible = "rockchip,rk3188-frac-con"; rockchip,clkops-idx = <0x05>; clocks = <0x29>; clock-output-names = "uart1_frac"; rockchip,bits = <0x00 0x20>; phandle = <0x2a>; linux,phandle = <0x2a>; }; }; sel-con@009c { reg = <0x9c 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_rga_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x32>; rockchip,div-type = <0x00>; clock-output-names = "clk_rga"; rockchip,bits = <0x00 0x05>; }; clk_tsp_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x33>; rockchip,div-type = <0x00>; clock-output-names = "clk_tsp"; rockchip,bits = <0x08 0x05>; }; clk_tsp_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08>; clock-output-names = "clk_tsp"; rockchip,bits = <0x0f 0x01>; phandle = <0x33>; linux,phandle = <0x33>; }; }; sel-con@0134 { reg = <0x134 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; hdmi_phy_clk_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x46 0x02>; clock-output-names = "hdmi_phy_clk"; rockchip,bits = <0x0d 0x01>; phandle = <0x0c>; #clock-init-cells = <0x01>; linux,phandle = <0x0c>; }; usb480m_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; rockchip,clkops-idx = <0x0f>; clocks = <0x49 0x02>; clock-output-names = "usb480m"; rockchip,bits = <0x0f 0x01>; phandle = <0x22>; #clock-init-cells = <0x01>; linux,phandle = <0x22>; }; testclk_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x34 0x39 0x06 0x44 0x00 0x0e 0x42 0x20 0x45>; clock-output-names = "testclk"; rockchip,bits = <0x08 0x04>; phandle = <0x16>; #clock-init-cells = <0x01>; linux,phandle = <0x16>; }; usb480m_phy_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x47 0x48>; clock-output-names = "usb480m_phy"; rockchip,bits = <0x0e 0x01>; phandle = <0x49>; #clock-init-cells = <0x01>; linux,phandle = <0x49>; }; }; sel-con@00a0 { reg = <0xa0 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_hdcp_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x35>; rockchip,div-type = <0x00>; clock-output-names = "clk_hdcp"; rockchip,bits = <0x08 0x06>; }; clk_hdcp_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c>; clock-output-names = "clk_hdcp"; rockchip,bits = <0x0e 0x02>; phandle = <0x35>; linux,phandle = <0x35>; }; clk_wifi_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x34>; rockchip,div-type = <0x00>; clock-output-names = "clk_wifi"; rockchip,bits = <0x00 0x05>; }; clk_wifi_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x22>; clock-output-names = "clk_wifi"; rockchip,bits = <0x05 0x02>; phandle = <0x34>; linux,phandle = <0x34>; }; }; sel-con@00a4 { reg = <0xa4 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_crypto_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; clocks = <0x36>; rockchip,div-type = <0x00>; clock-output-names = "clk_crypto"; rockchip,bits = <0x00 0x05>; #clock-init-cells = <0x01>; }; clk_crypto_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08>; clock-output-names = "clk_crypto"; rockchip,bits = <0x05 0x01>; phandle = <0x36>; linux,phandle = <0x36>; }; clk_tsadc_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; clocks = <0x02>; rockchip,div-type = <0x00>; clock-output-names = "clk_tsadc"; rockchip,bits = <0x06 0x0a>; phandle = <0x4e>; #clock-init-cells = <0x01>; linux,phandle = <0x4e>; }; }; sel-con@00a8 { reg = <0xa8 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_spi0_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x37>; rockchip,div-type = <0x00>; clock-output-names = "clk_spi0"; rockchip,bits = <0x00 0x07>; }; clk_spi0_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08>; clock-output-names = "clk_spi0"; rockchip,bits = <0x08 0x01>; phandle = <0x37>; linux,phandle = <0x37>; }; }; sel-con@00b0 { reg = <0xb0 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; dclk_vop0_pll_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x08 0x0b>; clock-output-names = "dclk_vop0_pll"; rockchip,bits = <0x00 0x01>; phandle = <0x3a>; #clock-init-cells = <0x01>; linux,phandle = <0x3a>; }; dclk_vop0_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,clkops-idx = <0x01>; clocks = <0x3a>; rockchip,div-type = <0x00>; clock-output-names = "dclk_vop0"; rockchip,bits = <0x08 0x08>; }; dclk_vop0_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0c 0x39>; clock-output-names = "dclk_vop0"; rockchip,bits = <0x01 0x01>; phandle = <0x60>; #clock-init-cells = <0x01>; linux,phandle = <0x60>; }; }; sel-con@00b4 { reg = <0xb4 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; aclk_rkvdec_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x03>; rockchip,div-type = <0x00>; clock-output-names = "aclk_rkvdec"; rockchip,bits = <0x00 0x05>; }; aclk_rkvdec_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c 0x22>; clock-output-names = "aclk_rkvdec"; rockchip,bits = <0x06 0x02>; phandle = <0x03>; #clock-init-cells = <0x01>; linux,phandle = <0x03>; }; clk_vdec_cabac_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x3b>; rockchip,div-type = <0x00>; clock-output-names = "clk_vdec_cabac"; rockchip,bits = <0x08 0x05>; }; clk_vdec_cabac_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c 0x22>; clock-output-names = "clk_vdec_cabac"; rockchip,bits = <0x0e 0x02>; phandle = <0x3b>; #clock-init-cells = <0x01>; linux,phandle = <0x3b>; }; }; sel-con@00b8 { reg = <0xb8 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_macphy_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,clkops-idx = <0x01>; clocks = <0x3c>; rockchip,div-type = <0x00>; clock-output-names = "clk_macphy"; rockchip,bits = <0x08 0x03>; }; clk_macphy_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x3f 0x3d>; clock-output-names = "clk_macphy"; rockchip,bits = <0x0c 0x01>; phandle = <0x3c>; #clock-init-cells = <0x01>; linux,phandle = <0x3c>; }; mac_clkin { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x3d 0x3e>; clock-output-names = "mac_clkin"; rockchip,bits = <0x0a 0x01>; phandle = <0x18>; #clock-init-cells = <0x01>; linux,phandle = <0x18>; }; dclk_hdmiphy_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,clkops-idx = <0x01>; clocks = <0x3a>; rockchip,div-type = <0x00>; clock-output-names = "dclk_hdmiphy"; rockchip,bits = <0x00 0x03>; }; }; sel-con@00c0 { reg = <0xc0 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; aclk_hdcp_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x40>; rockchip,div-type = <0x00>; clock-output-names = "aclk_hdcp"; rockchip,bits = <0x08 0x05>; }; aclk_hdcp_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c 0x22>; clock-output-names = "aclk_hdcp"; rockchip,bits = <0x0d 0x02>; phandle = <0x40>; linux,phandle = <0x40>; }; aclk_iep_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x0e>; rockchip,div-type = <0x00>; clock-output-names = "aclk_iep"; rockchip,bits = <0x00 0x05>; }; aclk_iep_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c 0x22>; clock-output-names = "aclk_iep"; rockchip,bits = <0x05 0x02>; phandle = <0x0e>; #clock-init-cells = <0x01>; linux,phandle = <0x0e>; }; }; sel-con@00c4 { reg = <0xc4 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; aclk_vpu_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x04>; rockchip,div-type = <0x00>; clock-output-names = "aclk_vpu"; rockchip,bits = <0x00 0x05>; }; aclk_vpu_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c 0x22>; clock-output-names = "aclk_vpu"; rockchip,bits = <0x05 0x02>; phandle = <0x04>; #clock-init-cells = <0x01>; linux,phandle = <0x04>; }; }; sel-con@00c8 { reg = <0xc8 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; aclk_vop_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x41>; rockchip,div-type = <0x00>; clock-output-names = "aclk_vop"; rockchip,bits = <0x00 0x05>; }; aclk_vop_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c 0x22>; clock-output-names = "aclk_vop"; rockchip,bits = <0x05 0x02>; phandle = <0x41>; #clock-init-cells = <0x01>; linux,phandle = <0x41>; }; aclk_rga_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x32>; rockchip,div-type = <0x00>; clock-output-names = "aclk_rga"; rockchip,bits = <0x08 0x05>; }; aclk_rga_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c 0x22>; clock-output-names = "aclk_rga"; rockchip,bits = <0x0d 0x02>; phandle = <0x32>; #clock-init-cells = <0x01>; linux,phandle = <0x32>; }; }; sel-con@00ac { reg = <0xac 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_ddr_pll_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x09 0x08 0x07>; clock-output-names = "clk_ddr"; rockchip,bits = <0x08 0x02>; phandle = <0x38>; linux,phandle = <0x38>; }; clk_ddr_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,div-relations = <0x00 0x01 0x01 0x02 0x03 0x04>; rockchip,flags = <0xc0>; rockchip,clkops-idx = <0x12>; clocks = <0x38>; rockchip,div-type = <0x80>; clock-output-names = "clk_ddr"; rockchip,bits = <0x00 0x02>; phandle = <0x51>; linux,phandle = <0x51>; }; }; sel-con@00bc { reg = <0xbc 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; i2s2_frac { #clock-cells = <0x00>; compatible = "rockchip,rk3188-frac-con"; rockchip,clkops-idx = <0x05>; clocks = <0x2e>; clock-output-names = "i2s2_frac"; rockchip,bits = <0x00 0x20>; phandle = <0x2f>; linux,phandle = <0x2f>; }; }; sel-con@00cc { reg = <0xcc 0x04>; compatible = "rockchip,rk3188-selcon"; #address-cells = <0x01>; #size-cells = <0x01>; clk_vdec_core_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x43>; rockchip,div-type = <0x00>; clock-output-names = "clk_vdec_core"; rockchip,bits = <0x08 0x05>; }; clk_vdec_core_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c 0x22>; clock-output-names = "clk_vdec_core"; rockchip,bits = <0x0d 0x02>; phandle = <0x43>; #clock-init-cells = <0x01>; linux,phandle = <0x43>; }; clk_gpu_div { #clock-cells = <0x00>; compatible = "rockchip,rk3188-div-con"; rockchip,flags = <0x100>; rockchip,clkops-idx = <0x01>; clocks = <0x42>; rockchip,div-type = <0x00>; clock-output-names = "clk_gpu"; rockchip,bits = <0x00 0x05>; }; clk_gpu_mux { #clock-cells = <0x00>; compatible = "rockchip,rk3188-mux-con"; clocks = <0x0b 0x08 0x0c 0x22>; clock-output-names = "clk_gpu"; rockchip,bits = <0x05 0x02>; phandle = <0x42>; #clock-init-cells = <0x01>; linux,phandle = <0x42>; }; }; }; }; }; io-domains { compatible = "rockchip,rk322x-io-voltage-domain"; vccio2-supply = <0x5e>; vccio4-supply = <0x5d>; status = "okay"; vccio1-supply = <0x5d>; rockchip,grf = <0x5c>; }; rockchip_nau8540 { compatible = "rockchip,nau8540-audio"; status = "disabled"; dais { dai0 { format = "i2s"; audio-controller = <0xbb>; audio-codec = <0xc0>; }; }; }; rockchip_suspend { rockchip,ctrbits = <0x11806>; }; spi@11090000 { reg = <0x11090000 0x1000>; interrupts = <0x00 0x31 0x04>; pinctrl-0 = <0x83 0x84 0x85 0x86 0x87>; compatible = "rockchip,rockchip-spi"; clock-names = "spi", "pclk_spi0"; clocks = <0x88 0x09 0x65 0x06>; max-freq = <0x2dc6c00>; num-cs = <0x02>; status = "disabled"; #address-cells = <0x01>; rockchip,spi-src-clk = <0x00>; #size-cells = <0x00>; pinctrl-names = "default"; spi_test@00 { reg = <0x00>; type = <0x00>; compatible = "rockchip,spi_test_bus0_cs0"; spi-max-frequency = <0xb71b00>; poll_mode = <0x00>; }; spi_test@01 { reg = <0x01>; type = <0x00>; spi-cpha; spi-cpol; compatible = "rockchip,spi_test_bus0_cs1"; spi-max-frequency = <0xb71b00>; poll_mode = <0x00>; }; }; vop@20050000 { reg = <0x20050000 0x2000>; interrupts = <0x00 0x20 0x04>; compatible = "rockchip,rk322x-lcdc"; clock-names = "aclk_vop", "dclk_vop", "hclk_vop", "aclk_vop_noc", "hclk_vop_noc"; rockchip,pwr18 = <0x00>; clocks = <0x57 0x05 0x60 0x57 0x06 0x57 0x0c 0x57 0x0d>; rockchip,cabc_mode = <0x00>; rockchip,prop = <0x01>; rockchip,iommu-enabled = <0x01>; }; spdif@100d0000 { reg = <0x100d0000 0x1000>; dmas = <0x6c 0x0a>; interrupts = <0x00 0x1d 0x04>; pinctrl-0 = <0x8f>; compatible = "rockchip-spdif"; clock-names = "spdif_mclk", "spdif_hclk"; clocks = <0x8e 0x63 0x0a>; status = "okay"; #dma-cells = <0x01>; phandle = <0xbd>; dma-names = "tx"; pinctrl-names = "default"; linux,phandle = <0xbd>; }; memory { reg = <0x60000000 0x8400000 0x68500000 0x37b00000>; device_type = "memory"; }; ohci1@300e0000 { reg = <0x300e0000 0x20000>; interrupts = <0x00 0x14 0x04>; compatible = "generic-ohci"; }; regulators { compatible = "simple-bus"; #address-cells = <0x01>; #size-cells = <0x00>; regulator@0 { regulator-name = "vccio_1v8"; compatible = "regulator-fixed"; regulator-always-on; regulator-min-microvolt = <0x1b7740>; regulator-max-microvolt = <0x1b7740>; phandle = <0x5e>; linux,phandle = <0x5e>; }; regulator@1 { regulator-name = "vccio_3v3"; compatible = "regulator-fixed"; regulator-always-on; regulator-min-microvolt = <0x325aa0>; regulator-max-microvolt = <0x325aa0>; phandle = <0x5d>; linux,phandle = <0x5d>; }; }; i2s0@100c0000 { reg = <0x100c0000 0x1000>; dmas = <0x6c 0x0b 0x6c 0x0c>; interrupts = <0x00 0x1a 0x04>; compatible = "rockchip-i2s"; clock-names = "i2s_clk", "i2s_hclk"; clocks = <0x4a 0x63 0x07>; i2s-id = <0x00>; status = "okay"; #dma-cells = <0x02>; phandle = <0xbf>; dma-names = "tx", "rx"; linux,phandle = <0xbf>; }; codec-hdmi-i2s { compatible = "hdmi-i2s"; status = "okay"; phandle = <0xbe>; linux,phandle = <0xbe>; }; interrupt-controller@32010000 { reg = <0x32011000 0x1000 0x32012000 0x1000>; compatible = "arm,cortex-a15-gic"; #interrupt-cells = <0x03>; #address-cells = <0x00>; phandle = <0x01>; interrupt-controller; linux,phandle = <0x01>; }; rkvdec@20030000 { reg = <0x20030000 0x400>; interrupts = <0x00 0x07 0x04>; compatible = "rockchip,rkvdec"; clock-names = "aclk_vcodec", "hclk_vcodec", "clk_cabac", "clk_core"; reset-names = "video_h", "video_a"; interrupt-names = "irq_dec"; clocks = <0x03 0x59 0x3b 0x43>; iommu_enabled = <0x01>; resets = <0x91 0x78 0x91 0x76>; status = "okay"; dev_mode = <0x02>; rockchip,grf = <0x5c>; }; syscon@10140000 { reg = <0x10140000 0x1000>; compatible = "rockchip,rk322x-sgrf", "rockchip,sgrf", "syscon"; }; aliases { i2c0 = "/i2c@11050000"; i2c1 = "/i2c@11060000"; i2c2 = "/i2c@11070000"; i2c3 = "/i2c@11080000"; spi0 = "/spi@11090000"; lcdc0 = "/vop@20050000"; serial0 = "/serial@11010000"; serial1 = "/serial@11020000"; serial2 = "/serial@11030000"; }; dram_timing { phy_ddr3_clk_drv = <0x1c>; phy_ddr3_cmd_drv = <0x1c>; phy_dll_disb_freq = <0x190>; dram_odt_disb_freq = <0x14d>; lpddr2_drv = <0x01>; lpddr3_drv = <0x01>; lpddr3_odt = <0x03>; compatible = "rockchip,dram-timing"; phy_ddr3_odt = <0x02>; phy_ddr3_dqs_drv = <0x1c>; sr_idle = <0x18>; phy_lp23_clk_drv = <0x13>; ddr3_drv = <0x02>; ddr3_odt = <0x40>; phy_lp23_cmd_drv = <0x16>; dram_dll_disb_freq = <0x12c>; phy_lp23_dqs_drv = <0x16>; phy_odt_disb_freq = <0x14d>; pd_idle = <0x20>; phandle = <0x5f>; dram_spd_bin = <0x15>; phy_lp3_odt = <0x02>; linux,phandle = <0x5f>; }; codec-spdif { compatible = "hdmi-spdif"; status = "okay"; phandle = <0xbc>; linux,phandle = <0xbc>; }; fiq-debugger { rockchip,signal-irq = <0x9f>; pinctrl-0 = <0x5b>; rockchip,baudrate = <0x16e360>; compatible = "rockchip,fiq-debugger"; rockchip,serial-id = <0x02>; rockchip,wake-irq = <0x00>; status = "okay"; rockchip,irq-mode-enable = <0x00>; pinctrl-names = "default"; }; ohci2@30120000 { reg = <0x30120000 0x20000>; interrupts = <0x00 0x43 0x04>; compatible = "generic-ohci"; }; iep_mmu { reg = <0x20070800 0x100>; dbgname = "iep"; interrupts = <0x00 0x1f 0x04>; compatible = "rockchip,iep_mmu"; interrupt-names = "iep_mmu"; }; arm-pmu { interrupts = <0x00 0x4c 0x04 0x00 0x4d 0x04 0x00 0x4e 0x04 0x00 0x4f 0x04>; compatible = "arm,cortex-a7-pmu"; }; serial@11010000 { reg = <0x11010000 0x100>; dmas = <0x6c 0x02 0x6c 0x03>; interrupts = <0x00 0x37 0x04>; pinctrl-0 = <0x6d 0x6e 0x6f>; reg-shift = <0x02>; compatible = "rockchip,serial"; clock-names = "sclk_uart", "pclk_uart"; clock-frequency = <0x16e3600>; clocks = <0x6b 0x65 0x0c>; status = "disabled"; reg-io-width = <0x04>; #dma-cells = <0x02>; pinctrl-names = "default"; }; serial@11020000 { reg = <0x11020000 0x100>; dmas = <0x6c 0x04 0x6c 0x05>; interrupts = <0x00 0x38 0x04>; pinctrl-0 = <0x71 0x72 0x73>; reg-shift = <0x02>; compatible = "rockchip,serial"; clock-names = "sclk_uart", "pclk_uart"; clock-frequency = <0x16e3600>; clocks = <0x70 0x65 0x0d>; status = "okay"; reg-io-width = <0x04>; #dma-cells = <0x02>; dma-names = "!tx", "!rx"; pinctrl-names = "default"; }; serial@11030000 { reg = <0x11030000 0x100>; dmas = <0x6c 0x06 0x6c 0x07>; interrupts = <0x00 0x39 0x04>; pinctrl-0 = <0x5b>; reg-shift = <0x02>; compatible = "rockchip,serial"; clock-names = "sclk_uart", "pclk_uart"; clock-frequency = <0x16e3600>; clocks = <0x74 0x65 0x0e>; status = "disabled"; reg-io-width = <0x04>; #dma-cells = <0x02>; pinctrl-names = "default"; }; vop_mmu { reg = <0x20053f00 0x100>; dbgname = "vop"; interrupts = <0x00 0x20 0x04>; compatible = "rockchip,vop_mmu"; interrupt-names = "vop_mmu"; }; syscon@11000000 { reg = <0x11000000 0x1000>; compatible = "rockchip,rk322x-grf", "rockchip,grf", "syscon"; phandle = <0x5c>; linux,phandle = <0x5c>; }; vpu_mmu { reg = <0x20020800 0x100>; dbgname = "vpu"; interrupts = <0x00 0x0a 0x04>; compatible = "rockchip,vpu_mmu"; interrupt-names = "vpu_mmu"; }; rockchip_spdif_card { compatible = "rockchip-spdif-card"; dais { dai0 { audio-controller = <0xbd>; audio-codec = <0xbc>; }; }; }; i2s1@100b0000 { reg = <0x100b0000 0x1000>; dmas = <0x6c 0x0e 0x6c 0x0f>; interrupts = <0x00 0x1b 0x04>; compatible = "rockchip-i2s"; clock-names = "i2s_clk", "i2s_mclk", "i2s_hclk"; clocks = <0x15 0x4c 0x63 0x08>; i2s-id = <0x01>; status = "okay"; #dma-cells = <0x02>; phandle = <0xbb>; dma-names = "tx", "rx"; linux,phandle = <0xbb>; }; syscon@11200000 { reg = <0x11200000 0x400>; compatible = "rockchip,rk322x-ddrpctl", "syscon"; }; clocks-enable { compatible = "rockchip,clocks-enable"; clocks = <0x07 0x09 0x08 0x0b 0x06 0x61 0x45 0x62 0x02 0x53 0x03 0x44 0x01 0x63 0x05 0x63 0x00 0x63 0x01 0x63 0x02 0x64 0x01 0x63 0x03 0x63 0x04 0x63 0x06 0x65 0x04 0x65 0x05 0x65 0x08 0x64 0x00 0x64 0x04 0x64 0x06 0x64 0x03 0x64 0x09 0x64 0x02 0x66 0x00 0x66 0x01 0x66 0x02 0x67 0x0d 0x57 0x07 0x68 0x07 0x53 0x05 0x53 0x06 0x5a 0x04 0x5a 0x06 0x5a 0x05 0x5a 0x07 0x57 0x0b 0x44 0x0f 0x57 0x09 0x57 0x0c 0x57 0x0a 0x57 0x08 0x57 0x0d 0x69 0x08 0x6a 0x03>; }; ehci0@30080000 { reg = <0x30080000 0x20000>; phys = <0xa6>; interrupts = <0x00 0x10 0x04>; compatible = "generic-ehci"; clock-names = "clk_usbphy0", "hclk_host0", "hclk_host0_arb"; reset-names = "host_ahb", "host_phy", "host_controller"; phy-names = "usb"; clocks = <0x6a 0x05 0x67 0x06 0x67 0x07>; resets = <0x91 0x47 0x91 0x68 0x91 0x48>; }; pinctrl { compatible = "rockchip,rk322x-pinctrl"; ranges; #address-cells = <0x01>; #size-cells = <0x01>; rockchip,grf = <0x5c>; i2s { i2s-sdi { rockchip,pins = <0x00 0x0e 0x01 0xab>; }; i2s-mclk { rockchip,pins = <0x00 0x08 0x01 0xab>; }; i2s-sclk { rockchip,pins = <0x00 0x09 0x01 0xab>; }; i2s-sdo0 { rockchip,pins = <0x00 0x0d 0x01 0xab>; }; i2s-sdo1 { rockchip,pins = <0x01 0x02 0x02 0xab>; }; i2s-sdo2 { rockchip,pins = <0x01 0x04 0x02 0xab>; }; i2s-sdo3 { rockchip,pins = <0x01 0x05 0x02 0xab>; }; i2s-lrckrx { rockchip,pins = <0x00 0x0b 0x01 0xab>; }; i2s-lrcktx { rockchip,pins = <0x00 0x0c 0x01 0xab>; }; i2s-sleep { rockchip,pins = <0x00 0x08 0x00 0xac 0x00 0x09 0x00 0xac 0x00 0x0b 0x00 0xac 0x00 0x0c 0x00 0xac 0x00 0x0e 0x00 0xac 0x00 0x0d 0x00 0xac 0x01 0x02 0x00 0xac 0x01 0x04 0x00 0xac 0x01 0x05 0x00 0xac>; }; }; pcm { pcm-sync { rockchip,pins = <0x03 0x0c 0x01 0xab>; phandle = <0x8c>; linux,phandle = <0x8c>; }; pcm-rx { rockchip,pins = <0x00 0x1a 0x02 0xab>; phandle = <0x89>; linux,phandle = <0x89>; }; pcm-tx { rockchip,pins = <0x00 0x1b 0x02 0xab>; phandle = <0x8a>; linux,phandle = <0x8a>; }; pcm-sleep { rockchip,pins = <0x00 0x1a 0x00 0xac 0x00 0x1b 0x00 0xac 0x03 0x0b 0x00 0xac 0x03 0x0c 0x00 0xac>; phandle = <0x8d>; linux,phandle = <0x8d>; }; pcm-clk { rockchip,pins = <0x03 0x0b 0x01 0xab>; phandle = <0x8b>; linux,phandle = <0x8b>; }; }; i2c0 { i2c0-gpio { rockchip,pins = <0x00 0x00 0x00 0xab 0x00 0x01 0x00 0xab>; phandle = <0x76>; linux,phandle = <0x76>; }; i2c0-xfer { rockchip,pins = <0x00 0x00 0x01 0xab 0x00 0x01 0x01 0xab>; phandle = <0x75>; linux,phandle = <0x75>; }; i2c0-sleep { rockchip,pins = <0x00 0x00 0x00 0xac 0x00 0x01 0x00 0xac>; phandle = <0x77>; linux,phandle = <0x77>; }; }; i2c1 { i2c1-gpio { rockchip,pins = <0x00 0x02 0x00 0xab 0x00 0x03 0x00 0xab>; phandle = <0x7a>; linux,phandle = <0x7a>; }; i2c1-xfer { rockchip,pins = <0x00 0x02 0x01 0xab 0x00 0x03 0x01 0xab>; phandle = <0x79>; linux,phandle = <0x79>; }; i2c1-sleep { rockchip,pins = <0x00 0x02 0x00 0xac 0x00 0x03 0x00 0xac>; phandle = <0x7b>; linux,phandle = <0x7b>; }; }; i2c2 { i2c2-sleep { rockchip,pins = <0x02 0x15 0x00 0xac 0x02 0x14 0x00 0xac>; phandle = <0x7e>; linux,phandle = <0x7e>; }; i2c2-gpio { rockchip,pins = <0x02 0x15 0x00 0xab 0x02 0x14 0x00 0xab>; phandle = <0x7d>; linux,phandle = <0x7d>; }; i2c2-xfer { rockchip,pins = <0x02 0x15 0x01 0xab 0x02 0x14 0x01 0xab>; phandle = <0x7c>; linux,phandle = <0x7c>; }; }; i2c3 { i2c3-sleep { rockchip,pins = <0x00 0x06 0x00 0xac 0x00 0x07 0x00 0xac>; phandle = <0x82>; linux,phandle = <0x82>; }; i2c3-gpio { rockchip,pins = <0x00 0x06 0x00 0xab 0x00 0x07 0x00 0xab>; phandle = <0x81>; linux,phandle = <0x81>; }; i2c3-xfer { rockchip,pins = <0x00 0x06 0x01 0xab 0x00 0x07 0x01 0xab>; phandle = <0x80>; linux,phandle = <0x80>; }; }; gmac { phy-pins { rockchip,pins = <0x02 0x0e 0x02 0xab 0x02 0x08 0x02 0xab>; phandle = <0xaa>; linux,phandle = <0xaa>; }; rgmii-pins { rockchip,pins = <0x02 0x0e 0x01 0xab 0x02 0x0c 0x01 0xab 0x02 0x19 0x01 0xab 0x02 0x13 0x01 0xb2 0x02 0x12 0x01 0xb2 0x02 0x16 0x01 0xb2 0x02 0x17 0x01 0xb2 0x02 0x09 0x01 0xb2 0x02 0x0d 0x01 0xb2 0x02 0x11 0x01 0xab 0x02 0x10 0x01 0xab 0x02 0x15 0x02 0xab 0x02 0x14 0x02 0xab 0x02 0x0b 0x01 0xab 0x02 0x08 0x01 0xab>; }; rmii-pins { rockchip,pins = <0x02 0x0e 0x01 0xab 0x02 0x0c 0x01 0xab 0x02 0x19 0x01 0xab 0x02 0x13 0x01 0xb2 0x02 0x12 0x01 0xb2 0x02 0x0d 0x01 0xb2 0x02 0x11 0x01 0xab 0x02 0x10 0x01 0xab 0x02 0x08 0x01 0xab 0x02 0x0f 0x01 0xab>; }; }; gpio3@11140000 { reg = <0x11140000 0x100>; interrupts = <0x00 0x36 0x04>; #gpio-cells = <0x02>; compatible = "rockchip,gpio-bank"; clocks = <0x65 0x0b>; #interrupt-cells = <0x02>; phandle = <0xb5>; interrupt-controller; gpio-controller; linux,phandle = <0xb5>; }; pwmir-0 { pwmir-pin { rockchip,pins = <0x03 0x1a 0x01 0xab>; }; }; pwmir-1 { pwmir1-pin { rockchip,pins = <0x01 0x0b 0x02 0xab>; phandle = <0x97>; linux,phandle = <0x97>; }; }; pcfg-pull-up { bias-pull-up; phandle = <0xad>; linux,phandle = <0xad>; }; sdmmc { sdmmc-bus1 { rockchip,pins = <0x01 0x12 0x01 0xaf>; }; sdmmc-bus4 { rockchip,pins = <0x01 0x12 0x01 0xaf 0x01 0x13 0x01 0xaf 0x01 0x14 0x01 0xaf 0x01 0x15 0x01 0xaf>; phandle = <0x9f>; linux,phandle = <0x9f>; }; sdmmc-gpio { rockchip,pins = <0x01 0x10 0x00 0xaf 0x01 0x0f 0x00 0xaf 0x01 0x11 0x00 0xaf 0x01 0x07 0x00 0xaf 0x01 0x0e 0x00 0xaf 0x01 0x12 0x00 0xaf 0x01 0x13 0x00 0xaf 0x01 0x14 0x00 0xaf 0x01 0x15 0x00 0xaf>; phandle = <0xa1>; linux,phandle = <0xa1>; }; sdmmc-dectn { rockchip,pins = <0x01 0x11 0x01 0xaf>; phandle = <0x9e>; linux,phandle = <0x9e>; }; sdmmc-pwren { rockchip,pins = <0x01 0x0e 0x01 0xaf>; phandle = <0xa0>; linux,phandle = <0xa0>; }; sdmmc-wrprt { rockchip,pins = <0x01 0x07 0x01 0xaf>; }; sdmmc-clk { rockchip,pins = <0x01 0x10 0x01 0xae>; phandle = <0x9c>; linux,phandle = <0x9c>; }; sdmmc-cmd { rockchip,pins = <0x01 0x0f 0x01 0xaf>; phandle = <0x9d>; linux,phandle = <0x9d>; }; }; spi-0 { spi0-clk { rockchip,pins = <0x00 0x09 0x02 0xad>; phandle = <0x83>; linux,phandle = <0x83>; }; spi0-cs0 { rockchip,pins = <0x00 0x0e 0x02 0xad>; phandle = <0x86>; linux,phandle = <0x86>; }; spi0-cs1 { rockchip,pins = <0x01 0x0c 0x01 0xad>; phandle = <0x87>; linux,phandle = <0x87>; }; spi0-rx { rockchip,pins = <0x00 0x0d 0x02 0xad>; phandle = <0x85>; linux,phandle = <0x85>; }; spi0-tx { rockchip,pins = <0x00 0x0b 0x02 0xad>; phandle = <0x84>; linux,phandle = <0x84>; }; }; spi-1 { spi1-clk { rockchip,pins = <0x00 0x17 0x02 0xad>; }; spi1-cs0 { rockchip,pins = <0x02 0x02 0x02 0xad>; }; spi1-cs1 { rockchip,pins = <0x02 0x03 0x02 0xad>; }; spi1-rx { rockchip,pins = <0x02 0x00 0x02 0xad>; }; spi1-tx { rockchip,pins = <0x02 0x01 0x02 0xad>; }; }; uart0 { uart0-rts-gpio { rockchip,pins = <0x00 0x11 0x00 0xab>; }; uart0-xfer { rockchip,pins = <0x02 0x1a 0x01 0xad 0x02 0x1b 0x01 0xab>; phandle = <0x6d>; linux,phandle = <0x6d>; }; uart0-cts { rockchip,pins = <0x02 0x1d 0x01 0xab>; phandle = <0x6e>; linux,phandle = <0x6e>; }; uart0-rts { rockchip,pins = <0x00 0x11 0x01 0xab>; phandle = <0x6f>; linux,phandle = <0x6f>; }; }; gpio0@11110000 { reg = <0x11110000 0x100>; interrupts = <0x00 0x33 0x04>; #gpio-cells = <0x02>; compatible = "rockchip,gpio-bank"; clocks = <0x65 0x09>; #interrupt-cells = <0x02>; phandle = <0x78>; interrupt-controller; gpio-controller; linux,phandle = <0x78>; }; pcfg-input-high { bias-pull-up; input-enable; phandle = <0xac>; linux,phandle = <0xac>; }; pcfg-output-high { output-high; }; emmc-0 { emmc-clk { rockchip,pins = <0x02 0x07 0x02 0xb0>; }; emmc-cmd { rockchip,pins = <0x01 0x16 0x02 0xb1>; }; emmc_rstnout { rockchip,pins = <0x01 0x17 0x02 0xab>; }; emmc-bus1 { rockchip,pins = <0x01 0x18 0x02 0xb1>; }; emmc-bus4 { rockchip,pins = <0x01 0x18 0x02 0xb1 0x01 0x19 0x02 0xb1 0x01 0x1a 0x02 0xb1 0x01 0x1b 0x02 0xb1>; }; emmc-bus8 { rockchip,pins = <0x01 0x18 0x02 0xb1 0x01 0x19 0x02 0xb1 0x01 0x1a 0x02 0xb1 0x01 0x1b 0x02 0xb1 0x01 0x1c 0x02 0xb1 0x01 0x1d 0x02 0xb1 0x01 0x1e 0x02 0xb1 0x01 0x1f 0x02 0xb1>; }; emmc-pwren { rockchip,pins = <0x02 0x05 0x02 0xab>; }; }; emmc-1 { emmc1-pwren { rockchip,pins = <0x02 0x05 0x02 0xab>; }; emmc1_rstnout { rockchip,pins = <0x01 0x17 0x02 0xab>; }; emmc1-clk { rockchip,pins = <0x02 0x07 0x02 0xb0>; }; emmc1-cmd { rockchip,pins = <0x02 0x04 0x02 0xb1>; }; emmc1-bus1 { rockchip,pins = <0x01 0x18 0x02 0xb1>; }; emmc1-bus4 { rockchip,pins = <0x01 0x18 0x02 0xb1 0x01 0x19 0x02 0xb1 0x01 0x1a 0x02 0xb1 0x01 0x1b 0x02 0xb1>; }; emmc1-bus8 { rockchip,pins = <0x01 0x18 0x02 0xb1 0x01 0x19 0x02 0xb1 0x01 0x1a 0x02 0xb1 0x01 0x1b 0x02 0xb1 0x01 0x1c 0x02 0xb1 0x01 0x1d 0x02 0xb1 0x01 0x1e 0x02 0xb1 0x01 0x1f 0x02 0xb1>; }; }; uart1-0 { uart1-xfer { rockchip,pins = <0x01 0x0a 0x01 0xad 0x01 0x09 0x01 0xab>; }; uart1-cts { rockchip,pins = <0x01 0x08 0x01 0xab>; }; uart1-rts { rockchip,pins = <0x01 0x0b 0x01 0xab>; }; uart1-rts-gpio { rockchip,pins = <0x01 0x0b 0x00 0xab>; }; }; uart1-1 { uart11-xfer { rockchip,pins = <0x03 0x0e 0x01 0xad 0x03 0x0d 0x01 0xab>; phandle = <0x71>; linux,phandle = <0x71>; }; uart11-cts { rockchip,pins = <0x03 0x07 0x01 0xab>; phandle = <0x72>; linux,phandle = <0x72>; }; uart11-rts { rockchip,pins = <0x03 0x06 0x01 0xab>; phandle = <0xb6>; linux,phandle = <0xb6>; }; uart11-rts-gpio { rockchip,pins = <0x03 0x06 0x00 0xab>; phandle = <0xb7>; linux,phandle = <0xb7>; }; }; uart2-0 { uart2-xfer { rockchip,pins = <0x01 0x12 0x02 0xad 0x01 0x13 0x02 0xab>; }; uart2-cts { rockchip,pins = <0x00 0x19 0x01 0xab>; }; uart2-rts { rockchip,pins = <0x00 0x18 0x01 0xab>; }; }; uart2-1 { uart21-xfer { rockchip,pins = <0x01 0x0a 0x02 0xad 0x01 0x09 0x02 0xab>; phandle = <0x5b>; linux,phandle = <0x5b>; }; }; pcfg-pull-none-drv-12ma { drive-strength = <0x0c>; phandle = <0xb2>; linux,phandle = <0xb2>; }; pcfg-pull-down { phandle = <0xb3>; bias-pull-down; linux,phandle = <0xb3>; }; pcfg-pull-none { bias-disable; phandle = <0xab>; linux,phandle = <0xab>; }; gpio1@11120000 { reg = <0x11120000 0x100>; interrupts = <0x00 0x34 0x04>; #gpio-cells = <0x02>; compatible = "rockchip,gpio-bank"; clocks = <0x65 0x09>; #interrupt-cells = <0x02>; phandle = <0x90>; interrupt-controller; gpio-controller; linux,phandle = <0x90>; }; tsadc_pin { tsadc-int { rockchip,pins = <0x00 0x18 0x02 0xab>; }; tsadc-gpio { rockchip,pins = <0x00 0x18 0x00 0xab>; phandle = <0x92>; linux,phandle = <0x92>; }; }; pwm0-0 { pwm0-pin { rockchip,pins = <0x00 0x1a 0x01 0xab>; }; }; pwm0-1 { pwm01-pin { rockchip,pins = <0x03 0x15 0x01 0xab>; phandle = <0x94>; linux,phandle = <0x94>; }; }; pwm1-0 { pwm1-pin { rockchip,pins = <0x00 0x1b 0x01 0xab>; }; }; pwm1-1 { pwm11-pin { rockchip,pins = <0x00 0x1e 0x02 0xab>; phandle = <0x95>; linux,phandle = <0x95>; }; }; pwm2-0 { pwm2-pin { rockchip,pins = <0x00 0x1c 0x01 0xab>; }; }; pwm2-1 { pwm21-pin { rockchip,pins = <0x01 0x0c 0x02 0xab>; phandle = <0x96>; linux,phandle = <0x96>; }; }; sdio-0 { sdio-bus1 { rockchip,pins = <0x01 0x01 0x01 0xaf>; }; sdio-bus4 { rockchip,pins = <0x01 0x01 0x01 0xaf 0x01 0x02 0x01 0xaf 0x01 0x04 0x01 0xaf 0x01 0x05 0x01 0xaf>; }; sdio-gpio { rockchip,pins = <0x00 0x03 0x00 0xaf 0x01 0x00 0x00 0xaf 0x00 0x1e 0x00 0xaf 0x01 0x01 0x00 0xaf 0x01 0x02 0x00 0xaf 0x01 0x03 0x00 0xaf 0x01 0x04 0x00 0xaf>; }; sdio-clk { rockchip,pins = <0x01 0x00 0x01 0xae>; }; sdio-cmd { rockchip,pins = <0x00 0x03 0x02 0xaf>; }; sdio-pwren { rockchip,pins = <0x00 0x1e 0x01 0xad>; }; }; sdio-1 { sdio1-clk { rockchip,pins = <0x03 0x00 0x01 0xae>; phandle = <0xa3>; linux,phandle = <0xa3>; }; sdio1-cmd { rockchip,pins = <0x03 0x01 0x01 0xaf>; phandle = <0xa2>; linux,phandle = <0xa2>; }; sdio1-bus1 { rockchip,pins = <0x03 0x02 0x01 0xaf>; }; sdio1-bus4 { rockchip,pins = <0x03 0x02 0x01 0xaf 0x03 0x03 0x01 0xaf 0x03 0x04 0x01 0xaf 0x03 0x05 0x01 0xaf>; phandle = <0xa4>; linux,phandle = <0xa4>; }; sdio1-gpio { rockchip,pins = <0x03 0x03 0x00 0xaf 0x03 0x00 0x00 0xaf 0x03 0x01 0x00 0xaf 0x03 0x02 0x00 0xaf 0x03 0x03 0x00 0xaf 0x03 0x04 0x00 0xaf>; phandle = <0xa5>; linux,phandle = <0xa5>; }; }; spdif0 { spdif0-tx { rockchip,pins = <0x03 0x1b 0x01 0xab>; }; }; spdif1 { spdif1-tx { rockchip,pins = <0x03 0x1f 0x02 0xab>; phandle = <0x8f>; linux,phandle = <0x8f>; }; }; pcfg-output-low { output-low; }; pcfg-pull-down-drv-12ma { drive-strength = <0x0c>; bias-pull-down; }; pcfg-pull-none-drv-4ma { drive-strength = <0x04>; phandle = <0xae>; linux,phandle = <0xae>; }; pcfg-pull-none-drv-8ma { drive-strength = <0x08>; phandle = <0xb0>; linux,phandle = <0xb0>; }; gpio2@11130000 { reg = <0x11130000 0x100>; interrupts = <0x00 0x35 0x04>; #gpio-cells = <0x02>; compatible = "rockchip,gpio-bank"; clocks = <0x65 0x0a>; #interrupt-cells = <0x02>; phandle = <0x7f>; interrupt-controller; gpio-controller; linux,phandle = <0x7f>; }; hdmi_i2c { hdmii2c-xfer { rockchip,pins = <0x00 0x06 0x02 0xab 0x00 0x07 0x02 0xab>; phandle = <0x9a>; linux,phandle = <0x9a>; }; }; hdmi_pin { hdmi-cec { rockchip,pins = <0x00 0x14 0x01 0xab>; phandle = <0x99>; linux,phandle = <0x99>; }; hdmi-hpd { rockchip,pins = <0x00 0x0f 0x01 0xb3>; phandle = <0x9b>; linux,phandle = <0x9b>; }; }; pcfg-pull-up-drv-4ma { bias-pull-up; drive-strength = <0x04>; phandle = <0xaf>; linux,phandle = <0xaf>; }; pcfg-pull-up-drv-8ma { bias-pull-up; drive-strength = <0x08>; phandle = <0xb1>; linux,phandle = <0xb1>; }; clk_32k { clk_32k_out { rockchip,pins = <0x01 0x08 0x02 0xab>; phandle = <0x73>; linux,phandle = <0x73>; }; }; }; syscon@110e0000 { reg = <0x110e0000 0x1000>; compatible = "rockchip,rk322x-cru", "rockchip,cru", "syscon"; }; rockchip_audio { compatible = "rockchip,rk322x-audio"; dais { dai0 { format = "i2s"; audio-controller = <0xbb>; audio-codec = <0xba>; }; }; }; vpu_service@20020000 { reg = <0x20020000 0x800>; interrupts = <0x00 0x09 0x04 0x00 0x0b 0x04>; compatible = "vpu_service"; clock-names = "aclk_vcodec", "hclk_vcodec"; reset-names = "video_h", "video_a"; interrupt-names = "irq_dec", "irq_enc"; clocks = <0x04 0x98>; iommu_enabled = <0x01>; resets = <0x91 0x71 0x91 0x70>; status = "okay"; dev_mode = <0x00>; rockchip,grf = <0x5c>; }; hdmi_hdcp2@20090000 { reg = <0x20090000 0x10000>; interrupts = <0x00 0x22 0x04>; compatible = "rockchip,rk322x-hdmi-hdcp2"; clock-names = "aclk_noc_hdcp2", "hclk_hdcp2_mmu", "pclk_hdcp2", "aclk_hdcp2", "hdcp2_clk_hdmi"; clocks = <0x57 0x0a 0x68 0x0c 0x68 0x0b 0x68 0x0a 0x35>; status = "disabled"; }; timer@110c0000 { reg = <0x110c0000 0x20>; interrupts = <0x00 0x2b 0x04>; rockchip,broadcast = <0x01>; compatible = "rockchip,timer"; }; rockchip-ion { compatible = "rockchip,ion"; #address-cells = <0x01>; #size-cells = <0x00>; rockchip,ion-heap@4 { reg = <0x00 0x00>; compatible = "rockchip,ion-heap"; rockchip,ion_heap = <0x04>; }; rockchip,ion-heap@5 { reg = <0x00 0x00>; compatible = "rockchip,ion-heap"; rockchip,ion_heap = <0x05>; }; system-heap { compatible = "rockchip,ion-heap"; rockchip,ion_heap = <0x00>; }; }; };